Patent classifications
H01L24/93
SEMICONDUCTOR PACKAGE AND METHOD OF FABRICATING THE SAME
Disclosed are semiconductor packages and their fabricating methods. The semiconductor package comprises connection terminals between a first die and a second die. The first die has signal and peripheral regions and includes first vias on the peripheral region. The second die is on the first die and has second vias on positions that correspond to the first vias. The connection terminals connect the second vias to the first vias. The peripheral region includes first regions adjacent to corners of the first die and second regions adjacent to lateral surfaces of the first die. The connection terminals include first connection terminals on the first regions and second connection terminals on the second regions. A sum of areas of the first connection terminals per unit area on the first regions is greater than that of areas of the second connection terminals per unit area on the second regions.
Multi-chip device, method of manufacturing a multi-chip device, and method of forming a metal interconnect
A multi-chip device is provided. The multi-chip device includes a first chip, a second chip mounted on the first chip, and a hardened printed or sprayed electrically conductive material forming a sintered electrically conductive interface between the first chip and the second chip.
SUSPENDED SEMICONDUCTOR DIES
In examples, an electronic device comprises a printed circuit board (PCB), an orifice extending through the PCB, and a semiconductor die suspended above the orifice by aluminum bond wires. The semiconductor die is vertically aligned with the orifice and the bond wires coupled to the PCB.
METHOD FOR TRANSFERRING MICROSTRUCTURES, AND METHOD FOR MOUNTING MICROSTRUCTURES
A method for transferring microstructures, comprising at least the steps of: (i) bonding a plurality of microstructures formed on one surface of a supplier substrate to a silicone-based rubber layer formed on a donor substrate; (ii) separating some or all of the plurality of microstructures from the supplier substrate and transferring the some or all of the plurality of microstructures to the donor substrate through the silicone-based rubber layer to produce the donor substrate having the to plurality of microstructures temporality fixed thereon; (iii) washing or neutralizing the donor substrate having the plurality of microstructures temporality fixed thereon; (iv) drying the washed or neutralized donor substrate having the plurality of microstructures temporality fixed thereon; and (v) transferring the dried donor substrate having the plurality of microstructures temporality fixed thereof so that the donor substrate can be subjected to a subsequent step. According to the method, a plurality of steps can be carried out while temporality fixing microstructures on a single donor substrate, and therefore it becomes possible to achieve the transfer of the microstructures with high efficiency without increasing the number of steps.
Suspended semiconductor dies
In examples, an electronic device comprises a printed circuit board (PCB), an orifice extending through the PCB, and a semiconductor die suspended above the orifice by aluminum bond wires. The semiconductor die is vertically aligned with the orifice and the bond wires coupled to the PCB.
DISPLAY PANEL, PREPARATION METHOD THEREOF, AND DISPLAY DEVICE
Provided are a display panel, a preparation method thereof, and a display device. The display panel includes a plurality of sub-panels. Each sub-panel includes first substrate, second substrate, bezel adhesive located therebetween, a plurality of bank structures, and a plurality of light-emitting elements. At least one light-emitting element forms a pixel unit. Each bank structure is located between adjacent pixel units. Seaming adhesive is located between adjacent sub-panels. The sub-panels share a same first substrate, and the seaming adhesive is disposed on the same first substrate. The first substrate includes a display region and a non-display region surrounding the display region. The light-emitting elements and the bank structures are located in the display region, and the bezel adhesive is located in the non-display region. In this manner, splicing gaps between adjacent sub-panels can be effectively reduced, and thus the display effect of the display panel can be improved.
Method for fabricating electronic device package
The invention provides an electronic device package and fabrication method thereof. The electronic device package includes a sensor chip. An upper surface of the sensor chip comprises a sensing film. A covering plate having an opening structure covers the upper surface of the sensor chip. A cavity is between the covering plate and the sensor chip, corresponding to a position of the sensing film, where the cavity communicates with the opening structure. A spacer is between the covering plate and the sensor chip, surrounding the cavity. A pressure releasing region is between the spacer and the sensing film.
VACUUM LAMINATION METHOD FOR FORMING A CONFORMALLY COATED ARTICLE AND ASSOCIATED CONFORMALLY COATED ARTICLES FORMED THEREFROM
Vacuum lamination methods for forming conformally coated articles having a preformed lamination layer conformally coated to or on an object such as an LED array are provided. These vacuum lamination methods utilize a single heating step to heat a middle portion of the preformed lamination layer to a flowable condition prior to the preformed lamination layer being conformally coated over the article, such as the array of light emitting diodes disposed on an inner portion of a first side of a submount wafer.
SUSPENDED SEMICONDUCTOR DIES
In examples, an electronic device comprises a printed circuit board (PCB), an orifice extending through the PCB, and a semiconductor die suspended above the orifice by aluminum bond wires. The semiconductor die is vertically aligned with the orifice and the bond wires coupled to the PCB.
METHOD OF MANUFACTURING SEMICONDUCTOR ELEMENT, AND SEMICONDUCTOR ELEMENT BODY
A method of manufacturing a semiconductor element according to the present disclosure includes an element forming step (S1) of forming, on an underlying substrate (11), a semiconductor element (15) connected to the underlying substrate (11) via a connecting portion (13b) and including an upper surface (15a) inclined with respect to a growth surface of the underlying substrate (11), a preparing step (S2) of preparing a support substrate (16) including an opposing surface (16c) facing the underlying substrate (11), a bonding step (S3) of pressing the upper surface (15a) of the semiconductor element (15) against the opposing surface (16c) of the support substrate (16) and heating the upper surface (15a) to bond the upper surface (15a) of the semiconductor element (15) to the support substrate (16), and a peeling step (S4) of peeling the semiconductor element (15) from the underlying substrate (11).