H01L29/8124

SEMICONDUCTOR DEVICE INCORPORATING A SUBSTRATE RECESS
20230078017 · 2023-03-16 ·

A semiconductor device includes a substrate having an upper surface including a recess region, a semiconductor structure on the substrate, a portion of the semiconductor structure within the recess region, and a gate contact, a drain contact, and a source contact on the semiconductor structure. The recess region does not vertically overlap the drain contact or the source contact.

FIELD EFFECT TRANSISTOR WHICH CAN BE BIASED TO ACHIEVE A UNIFORM DEPLETION REGION
20170352757 · 2017-12-07 ·

A Field Effect Transistor including: a channel with one end designated the source and the other end designated the drain; a means for connecting to said source end of said channel; a means for connecting to said drain end of said channel; a gate divided into a plurality of segments each insulated from one another; a means for adjusting the bias of each of said segments independently of one another, whereby the depletion region in said channel can be adjusted to avoid pinch-off and to maximize the efficiency of said Field Effect Transistor.

APPARATUS AND METHODS FOR ROBUST OVERSTRESS PROTECTION IN COMPOUND SEMICONDUCTOR CIRCUIT APPLICATIONS
20170243862 · 2017-08-24 ·

Apparatus and methods for compound semiconductor protection clamps are provided herein. In certain configurations, a compound semiconductor protection clamp includes a resistor-capacitor (RC) trigger network and a metal-semiconductor field effect transistor (MESFET) clamp. The RC trigger network detects when an ESD/EOS event is present between a first node and a second node, and activates the MESFET clamp in response to detecting the ESD/EOS event. When the MESFET clamp is activated, the MESFET clamp provides a low impedance path between the first and second nodes, thereby providing ESD/EOS protection. When deactivated, the MESFET clamp provides high impedance between the first and second nodes, and thus operates with low leakage current and small static power dissipation.

High-frequency transistor

A high-frequency transistor includes a source electrode, a drain electrode, a gate electrode, and a gate drive line that applies a voltage to the gate electrode. An impedance adjustment circuit is connected between the gate electrode and the gate drive line. A characteristic impedance of the gate electrode is Z1, when a connecting point between the impedance adjustment circuit and the gate electrode is viewed from the impedance adjustment circuit. A characteristic impedance of the gate drive line is Z2, when a connecting point between the impedance adjustment circuit and the gate drive line is viewed from the impedance adjustment circuit. X that denotes a characteristic impedance of the impedance adjustment circuit is a value between Z1 and Z2.

Surface MESFET
11296239 · 2022-04-05 · ·

A MESFET transistor on a horizontal substrate surface with at least one wiring layer on the substrate surface. The transistor comprises source, drain and gate electrodes which are at least partly covered by a semiconducting channel layer. The source, drain and gate electrodes optionally comprise interface contact materials for changing the junction type between each electrode and the channel. The interface between the source electrode and the channel is an ohmic junction, the interface between the drain electrode and the channel is an ohmic junction, and the interface between the gate electrode and the channel is a Schottky junction. The substrate is a CMOS substrate.

Semiconductor memory device
11309436 · 2022-04-19 · ·

A semiconductor memory device includes, a stack structure, and a channel structure passing through the stack structure, wherein the channel structure includes a channel layer passing through the stack structure and a memory layer surrounding the channel layer, the stack structure includes a gate contacting the channel layer, and the channel layer and the gate form a Schottky junction.

SEMICONDUCTOR MEMORY DEVICE
20210143285 · 2021-05-13 · ·

A semiconductor memory device includes, a stack structure, and a channel structure passing through the stack structure, wherein the channel structure includes a channel layer passing through the stack structure and a memory layer surrounding the channel layer, the stack structure includes a gate contacting the channel layer, and the channel layer and the gate form a Schottky junction.

Display device and manufacturing method thereof

A display device includes: a substrate including a display area and a non-display area; a gate driver disposed on the substrate in the non-display area and including a plurality of stages that generate a gate signal and output the gate signal to the display area; a switching transistor and a driving transistor disposed on the substrate in the display area; and a light emitting diode connected to the driving transistor, wherein each of the plurality of stages may include a plurality of transistors, wherein a channel layer of the driving transistor includes a first oxide semiconductor material, and a channel layer of the plurality of transistors included in each of the plurality of stages includes a second oxide semiconductor material, wherein the first oxide semiconductor material is different from the second oxide semiconductor material, and wherein the second oxide semiconductor material may include tin.

HIGH-FREQUENCY TRANSISTOR

A high-frequency transistor includes a source electrode, a drain electrode, a gate electrode, and a gate drive line that applies a voltage to the gate electrode. An impedance adjustment circuit is connected between the gate electrode and the gate drive line. A characteristic impedance of the gate electrode is Z1, when a connecting point between the impedance adjustment circuit and the gate electrode is viewed from the impedance adjustment circuit. A characteristic impedance of the gate drive line is Z2, when a connecting point between the impedance adjustment circuit and the gate drive line is viewed from the impedance adjustment circuit. X that denotes a characteristic impedance of the impedance adjustment circuit is a value between Z1 and Z2.

High-frequency transistor

A high-frequency transistor includes a source electrode, a drain electrode, a gate electrode, and a gate drive line that applies a voltage to the gate electrode. An impedance adjustment circuit is connected between the gate electrode and the gate drive line. A characteristic impedance of the gate electrode is Z1, when a connecting point between the impedance adjustment circuit and the gate electrode is viewed from the impedance adjustment circuit. A characteristic impedance of the gate drive line is Z2, when a connecting point between the impedance adjustment circuit and the gate drive line is viewed from the impedance adjustment circuit. X that denotes a characteristic impedance of the impedance adjustment circuit is a value between Z1 and Z2.