H01L29/88

MEMORY DEVICE AND METHOD FOR FORMING THE SAME

A method includes forming a first dielectric layer over the substrate and covering first, second, third, fourth, fifth and sixth protrusion regions; forming first, second, and third gate conductors over the first, fourth, and fifth protrusion regions, respectively; performing a first implantation process to form a second source region and a second drain region in the fourth protrusion region; performing a second implantation process to form a first source region and a first drain region in the first protrusion region, and to form a third source region and a third drain region in the fifth protrusion region; forming a metal layer over the third protrusion region; patterning the metal layer to form an inner circular electrode and an outer ring electrode encircling the inner circular electrode; forming a word line; and forming a bit line.

MEMORY DEVICE AND METHOD FOR FORMING THE SAME

A method includes forming a first dielectric layer over the substrate and covering first, second, third, fourth, fifth and sixth protrusion regions; forming first, second, and third gate conductors over the first, fourth, and fifth protrusion regions, respectively; performing a first implantation process to form a second source region and a second drain region in the fourth protrusion region; performing a second implantation process to form a first source region and a first drain region in the first protrusion region, and to form a third source region and a third drain region in the fifth protrusion region; forming a metal layer over the third protrusion region; patterning the metal layer to form an inner circular electrode and an outer ring electrode encircling the inner circular electrode; forming a word line; and forming a bit line.

INTEGRATED CIRCUIT DEVICE AND METHOD FOR FABRICATING THE SAME

An integrated circuit device includes a semiconductor structure, a tunneling layer, a top electrode, a passivation layer, and a conductive feature. The semiconductor structure has a base portion and a protruding portion over a top surface of the base portion. The tunneling layer is over a top surface of the protruding portion of the semiconductor structure. The top electrode is over the tunneling layer. The passivation layer is over a sidewall of the protruding portion of the semiconductor structure. The conductive feature is directly below the protruding portion of the semiconductor structure.

INTEGRATED CIRCUIT DEVICE AND METHOD FOR FABRICATING THE SAME

An integrated circuit device includes a semiconductor structure, a tunneling layer, a top electrode, a passivation layer, and a conductive feature. The semiconductor structure has a base portion and a protruding portion over a top surface of the base portion. The tunneling layer is over a top surface of the protruding portion of the semiconductor structure. The top electrode is over the tunneling layer. The passivation layer is over a sidewall of the protruding portion of the semiconductor structure. The conductive feature is directly below the protruding portion of the semiconductor structure.

SEMICONDUCTOR DEVICE, RESERVOIR COMPUTING SYSTEM, AND METHOD FOR MANUFACTURING SEMICONDUCTOR DEVICE
20230015231 · 2023-01-19 · ·

A semiconductor device includes a plurality of tunnel diodes, each of which includes a first semiconductor region of a first conductive type and a second semiconductor region of a second conductive type that is provided above the first semiconductor region, the second semiconductor region being a nanowire shape; an insulating film provided around a side surface of the second semiconductor region; a plurality of first electrodes, each coupled to the first semiconductor region; and a plurality of second electrodes, each coupled to the second semiconductor region, wherein the second electrode has a first surface that faces the side surface of the second semiconductor region across the insulating film, and a diameter of a second semiconductor region of a first tunnel diode of the plurality of tunnel diodes is different from a diameter of a second semiconductor region of a second tunnel diode.

TERAHERTZ OSCILLATOR AND PRODUCING METHOD THEREOF
20230057209 · 2023-02-23 ·

An object of the present invention is to provide a terahertz oscillator that does not have an MIM capacitor structure of which producing is intricacy, and oscillates due to resonance of an RTD and stabilizing resistors. The present invention is a terahertz oscillator, wherein a slot antenna having a slot is formed between a first electrode plate and a second electrode plate which are applied a bias voltage, stabilizing resistors to respectively connect to the first electrode plate and the second electrode plate are provided in the slot, an RTD is provided on the second electrode plate through a mesa, and a conductive material member to form an air bridge between the first electrode plate and the mesa is provided, and wherein an oscillation in a terahertz frequency band is obtained due to a resonance of the RTD and the stabilizing resistors.

ENHANCED PATTERNING PROCESS FOR QUBIT FABRICATION
20230055603 · 2023-02-23 ·

The method that includes cleaning the surface of a silicon wafer, forming a sacrificial layer on top of the silicon wafer; forming at least one window in the sacrificial layer exposing the surface of the silicon wafer, and processing the silicon wafer, wherein the processing includes forming at least one layer in the at least window, such that, wherein the at least one layer includes a first section that is direct contact with the silicon wafer and the walls of the at least one window created by the sacrificial layer, a main section that extends from the first section, and a bump out section that extends from the sides of the main section and the bottom surface of the bump out section is in contact with the sacrificial layer. Prior to the insertion into a dilute refrigeration unit removing the sacrificial layer by exposing it to a solvent, wherein the removal of the sacrificial layer causes the bottom surface of the bump section, the side portion of the first section, and the top surface of the silicon form a space without material.

ENHANCED PATTERNING PROCESS FOR QUBIT FABRICATION
20230055603 · 2023-02-23 ·

The method that includes cleaning the surface of a silicon wafer, forming a sacrificial layer on top of the silicon wafer; forming at least one window in the sacrificial layer exposing the surface of the silicon wafer, and processing the silicon wafer, wherein the processing includes forming at least one layer in the at least window, such that, wherein the at least one layer includes a first section that is direct contact with the silicon wafer and the walls of the at least one window created by the sacrificial layer, a main section that extends from the first section, and a bump out section that extends from the sides of the main section and the bottom surface of the bump out section is in contact with the sacrificial layer. Prior to the insertion into a dilute refrigeration unit removing the sacrificial layer by exposing it to a solvent, wherein the removal of the sacrificial layer causes the bottom surface of the bump section, the side portion of the first section, and the top surface of the silicon form a space without material.

Charge storage and sensing devices and methods

Charge storage and sensing devices having a tunnel diode operable to sense charges stored in a charge storage structure are provided. In some embodiments, a device includes a substrate, a charge storage device on the substrate, and tunnel diode on the substrate adjacent to the charge storage device. The tunnel diode includes a tunnel diode dielectric layer on the substrate, and a tunnel diode electrode on the tunnel diode dielectric layer. A substrate electrode is disposed on the doped region of the substrate, and the tunnel diode electrode is positioned between the charge storage device and the substrate electrode.

Manufacturing method for semiconductor laminated film, and semiconductor laminated film

A method of producing a semiconductor laminate film includes forming a semiconductor layer containing silicon and germanium on a silicon substrate by a sputtering method. In the sputtering method, a film formation temperature of the semiconductor layer is less than 500° C., and a film formation pressure of the semiconductor layer ranges from 1 mTorr to 11 mTorr, or, a film formation temperature of the semiconductor layer is less than 600° C., and a film formation pressure of the semiconductor layer is equal to or more than 2 mTorr and less than 5 mTorr. The sputtering method uses a sputtering gas having a volume ratio of a hydrogen gas of less than 0.1%, and the semiconductor layer satisfies a relationship of t≤0.881×x.sup.−4.79, where t represents a thickness (nm) of the semiconductor layer, and x represents a ratio of the number of germanium atoms to a sum of the number of silicon atoms and the number of germanium atoms in the semiconductor layer.