Patent classifications
H01L2924/10161
COMMAND AND ADDRESS INTERFACE REGIONS, AND ASSOCIATED DEVICES AND SYSTEMS
Memory devices are disclosed. A memory device may include a command and address (CA) interface region including a first CA input circuit configured to generate a first CA output AND a second CA input circuit configured to generate a second CA output. The first CA input circuit and the second CA input circuit are arranged in a mirror relationship. The CA interface region further includes a swap circuit configured to select one of the first CA output and the second CA output for a first internal CA signal and select the other of the first CA output and the second CA output for a second internal CA signal. Memory systems and systems are also disclosed.
SEMICONDUCTOR CHIP PACKAGE AND FABRICATION METHOD THEREOF
A semiconductor chip package includes a substrate having a top surface and a bottom surface, and a semiconductor device mounted on the top surface of the substrate. A gap is provided between the semiconductor device and the top surface of the substrate. A multi-layer laminate epoxy sheet is disposed on the top surface of the substrate and around a perimeter of the semiconductor device.
Copper wire bond on gold bump on semiconductor die bond pad
A semiconductor package includes a conductive pad, a semiconductor die with an aluminum bond pad over a dielectric layer of the semiconductor die, a gold bump on the aluminum bond pad, a first intermetallic layer of gold and aluminum between the aluminum bond pad and the gold bump, a copper ball bond on the gold bump, a second intermetallic layer of copper and gold between the copper ball bond and the gold bump, a copper wire extending from the copper ball bond to the conductive pad, a stitch bond between the copper wire and the conductive pad.
Semiconductor device, receiver and transmitter
A semiconductor device includes a semiconductor chip and a package. The semiconductor chip includes a signal processing circuit, a plurality of pads, and a first resistor which arc formed on a semiconductor substrate. On the semiconductor chip, there is no shot-circuiting between a first pad and a second pad of the plurality of pads. A signal input terminal of the signal processing circuit is connected to the second pad. The first resistor is provided between a reference potential supply terminal for supplying a power supply potential and the first pad. A specific terminal of the plurality of terminals of the package is connected to the first pad by a first bonding wire, and is connected to the second pad by a second bonding wire.
POWER MODULE
A power module (2) including a plurality of rectangular electrical power components (4, 4′) arranged on a substrate (6). The sides of at least a subset of the rectangular electrical power components (4, 4′) are not orthogonal to a line (12, 12′) that passes through the geometric centre (C) of the rectangular electrical power components (4, 4′) of the subset and extends orthogonal to a side (L, M) of the substrate (6).
High reliability semiconductor devices and methods of fabricating the same
A semiconductor device package includes a substrate, a silicon (Si) or silicon carbide (SiC) semiconductor die, and a metal layer on a surface of the semiconductor die. The metal layer includes a bonding surface that is attached to a surface of the substrate by a die attach material. The bonding surface includes opposing edges that extend along a perimeter of the semiconductor die, and one or more non-orthogonal corners that are configured to reduce stress at an interface between the bonding surface and the die attach material. Related devices and fabrication methods are also discussed.
COPPER WIRE BOND ON GOLD BUMP ON SEMICONDUCTOR DIE BOND PAD
A semiconductor package includes a conductive pad, a semiconductor die with an aluminum bond pad over a dielectric layer of the semiconductor die, a gold bump on the aluminum bond pad, a first intermetallic layer of gold and aluminum between the aluminum bond pad and the gold bump, a copper ball bond on the gold bump, a second intermetallic layer of copper and gold between the copper ball bond and the gold bump, a copper wire extending from the copper ball bond to the conductive pad, a stitch bond between the copper wire and the conductive pad.
WIRE BONDING APPARATUS
A wire bonding includes a capillary that extrudes a wire; a wire clamp assembly disposed on the capillary; a support disposed on the wire clamp assembly; a wire contact member; and a slide rail that provides a slide hole. The wire clamp assembly includes: a first member; a second member spaced apart from the first member; a first contact member coupled to the first member; and a second contact member coupled to the second member and spaced apart from the first contact member. The first member includes a first body that extends in a first direction and a first tilting member that extends at an acute angle relative to the first direction. The second member includes a second body that extends in the first direction and is spaced apart from the first body in a second direction a second tilting member.
SEMICONDUCTOR PACKAGE
A semiconductor package includes a circuit board including a wiring structure, first and second semiconductor chips disposed on the circuit board and connected to the wiring structure, a dummy chip disposed on the circuit board and positioned between the first and second semiconductor chips, and a molded member disposed on the circuit board and surrounding the first and second semiconductor chips and the dummy chip. The dummy chip may include a rounded edge between an upper surface and a side surface.
SEMICONDUCTOR STRUCTURE AND METHOD OF FORMING
A method of forming a semiconductor package device includes: providing a substrate; bonding a first die to an upper surface of the substrate through a bonding layer; bonding a second die to the upper surface of the substrate through the bonding layer, the second die laterally separated from the first die; depositing an insulation material between the first die and the second die and filling a gap measured between sidewalk of the first die and the second die; forming a first interconnect layer over the first die and the second die to form the semiconductor package device; and performing a testing operation on semiconductor package device with the substrate in place. A Young's modulus of the substrate is greater than that of the insulation material.