Patent classifications
H03F2200/331
Low-noise, high-accuracy single-ended input stage for continuous-time sigma delta (CTSD) analog-to-digital converter (ADC)
Systems, devices, and methods related to low-noise, high-accuracy single-ended continuous-time sigma-delta (CTSD) analog-to-digital converter (ADC) are provided. An example single-ended CTSD ADC includes a pair of input nodes to receive a single-ended input signal and input circuitry. The input circuitry includes a pair of switches, each coupled to one of the pair of input nodes; and an amplifier to provide a common mode signal at a pair of first nodes, each before one of the pair of switches. The single-ended CTSD ADC further includes digital-to-analog converter (DAC) circuitry; and integrator circuitry coupled to the input circuitry and the DAC circuitry via a pair of second nodes.
Receiver automatic gain control systems and methods
An automatic gain control system for a receiver, including: an automatic gain control loop (40) adapted to be coupled to both a first transimpedance amplifier (12) coupled to a first analog-to-digital converter (14) forming a first tributary and a second transimpedance amplifier (12) coupled to a second analog-to-digital converter (14) forming a second tributary; and an offset gain control voltage to gain balance a transimpedance amplifier gain of the first tributary and a transimpedance amplifier gain of the second tributary. The automatic gain control loop can be analog. Also, the automatic gain control loop can be implemented in hardware or firmware.
CAPACITIVE SENSOR CHIP BASED ON POWER-AWARE DYNAMIC CHARGE-DOMAIN AMPLIFIER ARRAY
Disclosed is a capacitive sensor chip based on a power-aware dynamic charge-domain amplifier array. The capacitive sensor chip is based on a zoom architecture and includes: an architecture having two or more stages for capacitive quantization in which a first stage performs coarse quantization using a successive approximation register (SAR) and a second stage performs fine quantization using a delta-sigma modulator, an amplifier in the capacitive sensor chip is powered by a floating capacitor, the floating capacitor is connected to a power supply to being charged and connected to the amplifier to power the amplifier by controlling switches; a first-order integrator of the delta-sigma modulator includes an amplifier array having a scale of N bits and 2.sup.N amplifiers where N is a positive integer. By the capacitive sensor chip based on the power-aware dynamic charge-domain amplifier array, utilization efficiency of charges can be effectively improved, power consumption overheads nay be effectively saved, energy efficiency of a system is greatly improved and a driving capability of the subsequent-stage amplifier may be adaptively distributed according to the size of an input capacitance.
Sigma-delta analogue to digital converter
A sigma-delta ADC comprising: a first-input-terminal configured to receive a first-high-voltage-analogue-input-signal; a second-input-terminal configured to receive a second-high-voltage-analogue-input-signal; an output-terminal configured to provide an output-digital-signal, wherein the output-digital-signal is representative of the difference between the first-high-voltage-analogue-input-signal and the second-high-voltage-analogue-input-signal. The sigma-delta ADC also includes a feedback-current-block, which comprises: a first-feedback-transistor having a conduction channel; a second-feedback-transistor having a conduction channel; a first-feedback-switch; a second-feedback-switch; a first-feedback-current-source; and a second-feedback-current-source.
PROGRAMMABLE CHOPPING ARCHITECTURE TO REDUCE OFFSET IN AN ANALOG FRONT END
An integrated circuit can include an amplifier coupled to receive an analog input signal, an anti-aliasing filter (AAF) coupled to an output of the amplifier, a buffer circuit coupled to an output of the AAF, a sigma-delta modulator configured to generate a digital data stream in response to an output of the buffer, and a plurality of chopping circuits nested within one another, including a first pair of chopping circuits having at least the amplifier disposed therebetween and configured to remove offset in the analog input signal, and a second pair of chopping circuit having at least the first pair of chopping circuits disposed therebetween. The amplifier, AAF, sigma-delta modulator, and chopping circuits can be formed with the same integrated circuit substrate. Corresponding methods and systems are also disclosed.
Amplifier switching control systems and methods
A first module is configured to, based on an input sample, determine a first duty cycle. A second module is configured to, based on a battery voltage and the first duty cycle, determine a second duty cycle. A third module is configured to: set a scalar value based on at least one of a battery current, an amplitude of the input sample, the second duty cycle, and an output voltage; and generate a start signal at a rate equal to a predetermined rate multiplied by the scalar value. A fourth module is configured to set a third duty cycle based on the second duty cycle and the scalar value. A fifth module is configured to generate a PWM output based on the start signal and the third duty cycle. A sixth module is configured to apply power to gates of FETs of a voltage converter based on the PWM output.
Automated envelope tracking system
Embodiments described herein relate to an envelope tracking system that uses a single-bit digital signal to encode an analog envelope tracking control signal, or envelope tracking signal for brevity. In certain embodiments, the envelope tracking system can estimate or measure the amplitude of the baseband signal. The envelope tracking system can further estimate the amplitude of the envelope of the RF signal. The system can convert the amplitude of the envelope signal to a single-bit digital signal, typically at a higher, oversample rate. The single-bit digital signal can be transmitted in, for example, a low-voltage differential signaling (LVDS) format, from a transceiver to an envelope tracker. An analog-to-digital converter (ADC or A/D) can convert the single-bit digital signal back to an analog envelope signal. Moreover, a driver can increase the power of the A/D output envelope signal to produce an envelope-tracking supply voltage for a power amplifier.
Audio signal amplification device
An audio signal amplification device of the disclosure includes: a delta-sigma modulation part configured to resample an input digital audio signal with a quantization number smaller than a quantization number of the digital audio signal; a pulse-width modulation part configured to convert an output signal from the delta-sigma modulation part into a pulse-width modulation signal which sets a gradation of the output signal in an amplitude direction at a gradation of a pulse width; a power amplification part configured to perform power amplification on an output signal from the pulse-width modulation part; a low-pass filter configured to diminish a component higher than a predetermined cutoff frequency, in an output signal from the power amplification part, and to output the resultant signal; and a correction processing part configured to generate a correction signal for correcting the digital audio signal. The correction processing part includes a switch configured to control coupling of the correction processing part to the low-pass filter. When the switch is on, the correction processing part couples a loudspeaker to the low-pass filter, and generates the correction signal.
Driver Interface Methods and Apparatus for Switch-Mode Power Converters, Switch-Mode Power Amplifiers, and Other Switch-Based Circuits
A driver interface for a switch-based circuit includes an AC coupling capacitor, a first diode or a first series of diodes, and a second diode or a second series of diodes connected in series with the first diode or first series of diodes but with an opposing polarity. The AC coupling capacitor removes a DC voltage from an input bi-level drive signal that does not have the appropriate high and low drive levels needed to switch a FET in the switch-based circuit between fully ON and fully OFF states. The first diode or first series of diodes and the second diode or second series of diodes clamp the resulting AC-coupled drive signal to produce an output bi-level drive signal having the high and low drive levels needed to switch the FET between fully ON and fully OFF states. The driver interface maintains the high and low drive levels of the output bi-level drive signal irrespective of any changes made to the duty cycle or pulse density of the input bi-level drive signal.
Transmitter/receiver apparatus, transmitter apparatus and transmitting/receiving method
A transmitter/receiver apparatus including: a transmitter/receiver terminal; a switching amplifier that includes a low-side switching element connected between a ground terminal and a pulse output terminal and a high-side switching element connected between the pulse output terminal and a power supply terminal and that outputs a pulse signal from the pulse output terminal; a filter that passes therethrough and outputs as a transmitted signal a predetermined frequency component of the pulse signal from a transmitter terminal; and a transmit/receive switch unit that switches the connection status between the transmitter/receiver terminal and the transmitter terminal and also switches the connection status between the transmitter/receiver terminal and a receiver terminal. During receiving, on the basis of the connection status between the transmitter/receiver terminal and the transmitter terminal, the low-side and high-side switching elements are fixed to conductive and non-conductive states, respectively, to non-conductive and conductive states, respectively, or both to non-conductive states.