H03F2200/421

Drain sharing split LNA
11705873 · 2023-07-18 · ·

A receiver front end having low noise amplifiers (LNAs) is disclosed herein. A cascode having a “common source” configured input FET and a “common gate” configured output FET can be turned on or off using the gate of the output FET. A first switch is provided that allows a connection to be either established or broken between the source terminal of the input FET of each LNA. A drain switch is provided between the drain terminals of input FETs to place the input FETs in parallel. This increases the g.sub.m of the input stage of the amplifier, thus improving the noise figure of the amplifier.

Power amplifier circuit

A power amplifier circuit includes a power amplifier, first and second filters, and first and second output paths. The power amplifier is able to amplify both of a first signal and a second signal. The frequency of the second signal is higher than that of the first signal. The first filter includes a first inductor and attenuates the second signal amplified in the power amplifier. The first inductor serves as a path for the first signal amplified in the power amplifier. The second filter includes a first capacitor and attenuates the first signal amplified in the power amplifier. The first capacitor serves as a path for the second signal amplified in the power amplifier. The first signal outputted from the first filter is supplied to the first output path. The second signal outputted from the second filter is supplied to the second output path.

Switched Capacitor Modulator

A switched capacitor modulator (SCM) includes a RF power amplifier. The RF power amplifier receives a rectified voltage and a RF drive signal and modulates an input signal in accordance with the rectified voltage to generate a RF output signal to an output terminal. A reactance in parallel with the output terminal is configured to vary in response to a control signal to vary an equivalent reactance in parallel with the output terminal. A controller generates the control signal and a commanded phase. The commanded phase controls the RF drive signal. The reactance is at least one of a capacitance or an inductance, and the capacitance or the inductance varies in accordance with the control signal.

Drain sharing split LNA
11476813 · 2022-10-18 · ·

A receiver front end (300) having low noise amplifiers (LNAs) is disclosed herein. A cascode having a “common source” configured input FET and a “common gate” configured output FET can be turned on or off using the gate of the output FET. A first switch (235) is provided that allows a connection to be either established or broken between the source terminal of the input FET of each LNA. A drain switch (260) is provided between the drain terminals of input FETs to place the input FETs in parallel. This increases the g.sub.m of the input stage of the amplifier, thus improving the noise figure of the amplifier.

CHARGING AND DISCHARGING CIRCUITS FOR ASSISTING CHARGE PUMPS
20230114964 · 2023-04-13 ·

Charging and discharging circuits for assisting charge pumps are disclosed. In certain embodiments, a radio frequency (RF) switch system includes an RF switch that receives an RF signal and is controlled by a switch control signal received at an input, a first charge pump configured to generate a first charge pump voltage, a level shifter powered by the first charge pump voltage and that generates the switch control signal based on a switch enable signal, and a charge pump assistance switch coupled to the input of the radio frequency switch and that activates to assist the first charge pump in response to a transition of the switch enable signal from a first state to a second state.

Drain Sharing Split LNA
20230107218 · 2023-04-06 ·

A receiver front end having low noise amplifiers (LNAs) is disclosed herein. A cascode having a “common source” configured input FET and a “common gate” configured output FET can be turned on or off using the gate of the output FET. A first switch is provided that allows a connection to be either established or broken between the source terminal of the input FET of each LNA. A drain switch is provided between the drain terminals of input FETs to place the input FETs in parallel. This increases the g.sub.m of the input stage of the amplifier, thus improving the noise figure of the amplifier.

Electronic device for identifying performance of communication circuit based on signal transmitted and received via antenna

An electronic device is provided The electronic device includes a patch antenna element, at least one antenna including a first feeding unit electrically connected to the patch antenna element and a second feeding unit electrically connected to the patch antenna element so as to have a designated isolation for a signal that is input to the first feeding unit, a radio frequency integrated circuit (RFIC) which includes a first communication circuit including a first transmission circuit and a first reception circuit which are electrically connected to the first feeding unit, and a second communication circuit including a second transmission circuit and a second reception circuit which are electrically connected to the second feeding unit, and a processor.

ENVELOPE TRACKING POWER MANAGEMENT CIRCUIT
20170331433 · 2017-11-16 ·

An envelope tracking power management circuit is disclosed. An envelope tracking power management circuit includes a first envelope tracking amplifier(s) and a second envelope tracking amplifier(s), each configured to amplify a respective radio frequency (RF) signal(s) based on a respective supply voltage. A power management circuit can determine that a selected envelope tracking amplifier, which can be either the first envelope tracking amplifier(s) or the second envelope tracking amplifier(s), receives the respective supply voltage lower than a voltage required to amplify the respective RF signal(s) to a predetermined voltage. In response, the power management circuit provides a boosted voltage, which is no less than the required voltage, to the selected envelope tracking amplifier. As such, it is possible to enable the selected envelope tracking amplifier to amplify the respective RF signal(s) to the predetermined voltage without increasing cost, footprint, and power consumption of the envelope tracking power management circuit.

CLASS D AMPLIFIER

A class D amplifier output stage including an input for receiving an input signal, an output for providing an output signal to a load, serially coupled upper and lower switching devices configured to provide an output signal to the output, a driver circuit configured to receive the input signal, and to derive therefrom first and second drive signals for driving the upper and lower switching devices alternately from a conducting state into a non-conducting state and vice versa, such that the conducting state periods of the upper switching device with respect to those of the lower switching device are mutually exclusive and separated by dead time intervals during which both upper and lower output transistors are non-conducting. To reduce distortion and more particularly, total harmonic distortion (THD), the amplifier output stage includes a substantially linear circuit configured to provide a bidirectional current sink for residual currents from the load occurring during at least part of each dead time interval.

LC Network for a Power Amplifier with Selectable Impedance
20170279419 · 2017-09-28 ·

An amplifier is configured to amplify an RF signal as between an input terminal and an output terminal across a wideband frequency range. A first LC network is connected to the input terminal and has first and second reactive components. A first switching device is connected between the first and second reactive components and couples both the first and second reactive components to the input terminal in an ON state, and disconnects the second reactive component from the input terminal in an OFF state. A second LC network is connected to the output terminal and has third and fourth reactive components. A second switching device is connected between the third and fourth reactive components and couples both the third and fourth reactive components to the output terminal in an ON state and disconnects the fourth reactive component from the output terminal in in an OFF state.