Patent classifications
H03F2203/45426
COMPARATOR INTEGRATION TIME STABILIZATION TECHNIQUE UTILIZING COMMON MODE MITIGATION SCHEME
Aspects of the present disclosure provide a method for regulating an integration current of a sensing amplifier. The sensing amplifier includes a first input transistor and a second input transistor, wherein a source of the first input transistor and a source of the second input transistor are coupled to a source node. The method includes pulling a current from or sourcing the current to the source node, measuring the integration current, comparing the measured integration current with a reference signal, and adjusting the current pulled from or sourced to the source node based on the comparison.
Method of equalizing currents in transistors and floating current source
Methods, circuits, and apparatuses that provide Buffer Amplifier, containing Amplifiers and Buffer Drivers, one or more of the following: ultra low power Buffer Amplifier, capable of having high gain, low noise, high speed, near rail-to-rail input-output voltage span, high sink-source current drive capability for an external load, and able to operate at low power supply voltages. Methods, circuits, and apparatuses that provide regulated cascode (RGC) current mirrors (CM) capable of operating at low power supply and having wide input-output voltage spans.
Low voltage rail to rail high speed analog buffer and method thereof
Methods, circuits, and apparatuses that provide Buffer Amplifier, containing Amplifiers and Buffer Drivers, one or more of the following: ultra low power Buffer Amplifier, capable of having high gain, low noise, high speed, near rail-to-rail input-output voltage span, high sink-source current drive capability for an external load, and able to operate at low power supply voltages. Methods, circuits, and apparatuses that provide regulated cascode (RGC) current mirrors (CM) capable of operating at low power supply and having wide input-output voltage spans.
Converting a mode controlling differential signal in a drive circuit and a driving method
A drive circuit for a serial communications system is provided. The drive circuit may include a mode controller, a pre-drive circuit, and a main drive circuit. The main drive circuit includes multiple mode control switches and at least one pair of differential switches. The mode controller is configured to: generate a mode control signal, and transmit the mode control signal to the main drive circuit. The pre-drive circuit is configured to: convert a differential digital signal into a differential control signal, and transmit the differential control signal to the main drive circuit. The main drive circuit controls on/off states of the multiple mode control switches according to the mode control signal, and works in corresponding working modes. The drive circuit controls the states of the mode control switches in the main drive circuit, so that the main drive circuit works in different working modes.
Ultra low power high-performance amplifier
Methods, circuits, and apparatuses that provide Buffer Amplifier, containing Amplifiers and Buffer Drivers, one or more of the following: ultra low power Buffer Amplifier, capable of having high gain, low noise, high speed, near rail-to-rail input-output voltage span, high sink-source current drive capability for an external load, and able to operate at low power supply voltages. Methods, circuits, and apparatuses that provide regulated cascode (RGC) current mirrors (CM) capable of operating at low power supply and having wide input-output voltage spans.
DRIVE CIRCUIT AND DRIVING METHOD FOR SERIAL COMMUNICATIONS SYSTEM
A drive circuit for a serial communications system is provided. The drive circuit may include a mode controller, a pre-drive circuit, and a main drive circuit. The main drive circuit includes multiple mode control switches and at least one pair of differential switches. The mode controller is configured to: generate a mode control signal, and transmit the mode control signal to the main drive circuit. The pre-drive circuit is configured to: convert a differential digital signal into a differential control signal, and transmit the differential control signal to the main drive circuit. The main drive circuit controls on/off states of the multiple mode control switches according to the mode control signal, and works in corresponding working modes. The drive circuit controls the states of the mode control switches in the main drive circuit, so that the main drive circuit works in different working modes.
APPARATUS AND METHODS FOR A DIFFERENCE AMPLIFIER
Apparatus and methods for a difference amplifier are provided. In certain examples, the difference amplifier can provide high common mode rejection without differential signal attenuation. In an example, a difference amplifier circuit can include first and second amplifiers, first and second buffer amplifiers, a first feedback voltage divider coupled between an output of the first buffer amplifier and an output of the second amplifier, and a second feedback voltage divider coupled between an output of the second buffer amplifier and an output of the first amplifier.
Apparatus and methods for a difference amplifier
Apparatus and methods for a difference amplifier are provided. In certain examples, the difference amplifier can provide high common mode rejection without differential signal attenuation. In an example, a difference amplifier circuit can include first and second amplifiers, first and second buffer amplifiers, a first feedback voltage divider coupled between an output of the first buffer amplifier and an output of the second amplifier, and a second feedback voltage divider coupled between an output of the second buffer amplifier and an output of the first amplifier.