H03F2203/45514

ELECTRICAL CIRCUIT
20220376660 · 2022-11-24 ·

The invention relates to an electrical circuit in the form of a transimpedance amplifier stage, and to a method for operating this circuit. The invention furthermore relates to a circuit containing at least one signal amplifier that has at least one output connection, at least one input connection or at least one pair of differential input connections and at least two voltage supply connections, one of which may also be an earth or ground connection, wherein the signal amplifier has at least one additional connection that is connected internally to at least one of the input connections or the input connection via at least one further component, for example a diode.

Sample and hold amplifier circuit

The present disclosure discloses a sample and hold amplifier circuit that includes a positive and a negative terminal capacitor arrays, a positive and a negative terminal switch arrays and a differential output circuit. A second terminal of each of bit capacitors in the positive and the negative terminal capacitor arrays are respectively coupled to a positive and a negative output terminal. In a sampling time period, according to a first connection relation, each of the connected bit capacitors is controlled to receive a polarity input voltage to perform a gain modification. In a holding time period, according to a second connection relation, each of the connected bit capacitors is controlled to receive an offset modification voltage to perform an offset modification. A positive and a negative output voltages are generated at the positive and the negative output terminal to be outputted as a pair of differential output signals by the differential output circuit.

SIGNAL DETECTION CIRCUIT
20220357374 · 2022-11-10 ·

A signal detection circuit is provided, and includes an input switch circuit, an amplitude detection circuit, a clock generating circuit, and an integration circuit. The input switch circuit receives a reference voltage and an input voltage and selectively outputs the reference voltage or the input voltage. The amplitude detection circuit detects an output of the input switch circuit to generate an amplitude voltage. The clock generating circuit controls the input switch circuit to alternately enter first and second phases, the input switch circuit is controlled to output the reference voltage in the first phase, and output the input voltage in the second phase. The integration circuit receives the amplitude voltage as an input, and generates an integration voltage corresponding to an accumulation result within a predetermined time interval. The predetermined time interval includes at least one period that cycles between the first phase and the second phase.

Dynamic noise shaping in a photon counting system

In described examples, a charge sensitive amplifier (CSA) generates an integrated signal in response to a current signal. A high pass filter is coupled to the CSA and receives the integrated signal and an inverse of an event signal, the high pass filter generates a coarse signal. An active comparator is coupled to the high pass filter and receives the coarse signal and a primary reference voltage signal, the active comparator generates the event signal.

Driver circuitry

This application relates to driver circuitry (200) for receiving a digital input signal (D) and outputting, at first and second output nodes (203p, 203n), first and second analogue driving signals respectively for driving a transducer (101), e.g. loudspeaker, in a bridge-tied-load configuration. The driver circuitry may particularly be suitable for driving low-impedance transducers. The driver circuitry has first and second digital-to-analogue converters (201p, 201n) configured to receive the digital input signal and the outputs of the first and second digital-to-analogue converters are coupled to the first and second output nodes respectively. A differential-output amplifier circuit (202) has outputs connected to the first and second output nodes and is configured to regulate the outputs of the digital-to-analogue converters at output nodes to provide the analogue driving signals.

Device and method for enhancing voltage regulation performance

A device for buffering a reference signal comprises a regulator circuit configured to generate at least two replicas of the reference signal as regulated output signals. The device further comprises a receiving circuit configured to receive the regulated output signals in a switchable manner. In this context, the regulated output signals are configured to have different performance characteristics.

METHOD AND SYSTEM FOR CONTROL AND READOUT OF TUNING FORK GYROSCOPE

A tuning fork sensor system places a controlled bias on the proof-mass drive-axis electrodes to cancel the quadrature charge. Also, its charge amplifiers employ a field-effect transistor biased slightly into the triode region so that it behaves as a very large value resistor. In addition, it uses a phase-locked loop having a special loop filter in order to optimize performance by rejecting off-frequency drive feedthrough to the motor pick-off while resulting in very low phase wander for the demodulation references.

VOICE ACTIVITY DETECTION SYSTEM AND ACOUSTIC FEATURE EXTRACTION CIRCUIT THEREOF
20230067657 · 2023-03-02 ·

An acoustic feature extraction (AFE) circuit includes a plurality of band-pass filters (BPFs) adaptable to a plurality of channels with different band-pass frequency ranges respectively for switchably receiving an amplified signal, thereby generating corresponding filtered signals, the plurality of BPFs including an operational amplifier that is shared among the plurality of channels; and a rectifier switchably coupled to receive the filtered signals, thereby generating a rectified signal. The amplified signal is time-division demultiplexed onto the BPFs in different phases, and the filtered signals are time-division multiplexed onto the rectifier in different phases.

Method and apparatus for capturing a fingerprint
11468702 · 2022-10-11 · ·

A fingerprint capturing apparatus includes a plurality of panel capacitors each configured to output an alternating charge signal indicating a capacitance proportional to a proximity of a portion of a subject's finger, a de-serialized amplifier circuit including an operational amplifier that receives the alternating charge signal from the plurality of panel capacitors, and a change in condition control circuit configured to make a change in an operating condition of the de-serialized amplifier based on a voltage of an output of the operational amplifier. The change in condition control circuit also configured to output a count of a number of times of making the change in the operating condition of the de-serialized amplifier. The apparatus also including a processor circuit configured to recognize the subject's fingerprint based on the count of the number of times of making the change in the operating condition of the de-serialized amplifier.

SIGNAL PROCESSING CIRCUIT
20230155601 · 2023-05-18 ·

A signal processing circuit includes a first sampling capacitor and a second sampling capacitor that are connected for an input signal path of an analog signal, and a signal processor configured to perform predetermined processing on the analog signal sampled by the first sampling capacitor and the analog signal sampled by the second sampling capacitor. The sampling of the analog signal transmitted to one capacitor of the first sampling capacitor and the second sampling capacitor, and the predetermined processing performed by the signal processor on the analog signal sampled by another capacitor of the first sampling capacitor and the second sampling capacitor can be performed in parallel.