H03F2203/45548

CURRENT SENSING CIRCUIT
20230003771 · 2023-01-05 ·

A current sensing circuit includes a filtering circuit, an amplifier, a first resistor, a first transistor and a second transistor. The filtering circuit is coupled to two terminals of a sensing resistor. The amplifier has a first input terminal, a second input terminal and an output terminal. The second input terminal is coupled to the filtering circuit. The first resistor is coupled between the filtering circuit and the first input terminal of amplifier. A control terminal of the first transistor is coupled to the output terminal of amplifier, and its first terminal is coupled to the first input terminal of amplifier and its second terminal is grounded through a second resistor. A control terminal of the second transistor is coupled to the output terminal of amplifier, and its first terminal is coupled to the second input terminal of amplifier and its second terminal is grounded through a third resistor.

DIFFERENTIAL MEMS-READOUT CIRCUIT AND A METHOD OF USING THE SAME

A differential MEMS-readout circuit comprises a first input bonding pad, including a first contact pin and a second contact pin. The differential MEMS-readout circuit comprises a second input bonding pad, including a first contact pin and a second contact pin; and a differential-readout amplifier section comprising a first input connected to the first contact pin of the first input bonding pad and a second input connected to the first contact pin of the second bonding pad, wherein the differential-readout amplifier section comprises a first and a second transistor circuit and each of the second contact pins of the first and second input bonding pads is coupled to one of the first and the second transistor circuits or is coupled to one of the first and the second transistor circuits and/or to ground.

Analog front-end circuit capable of dynamically adjusting gain

An analog front-end circuit capable of dynamically adjusting gain includes a programmable gain amplifier (PGA) circuit, a sensor, a calculation circuit, a gain coarse control circuit and a gain fine control circuit. The PGA circuit includes an amplifier, a gain coarse adjustment circuit and a gain fine adjustment circuit. The gain coarse adjustment circuit is controlled by a coarse control signal, and a gain is adjusted in a coarse step according to an initial gain. The gain fine adjustment circuit is controlled by a fine control signal in a data mode, and the gain is adjusted in a fine step. The calculation circuit calculates a primary gain adjustment and a secondary gain adjustment. The gain coarse control circuit generates the coarse control signal according to the primary gain adjustment, and the gain fine control circuit generates the fine control signal according to the secondary gain adjustment.

Amplifier circuit, chip and electronic device
11575357 · 2023-02-07 · ·

The present application discloses an amplifier circuit, a chip and an electronic device, which generates a positive output signal and a negative output signal according to a positive input signal and a negative input signal, wherein the positive input signal and the negative input signal have a corresponding input differential-mode voltage and input common-mode voltage, and the positive output signal and the negative output signal have a corresponding output differential-mode voltage and output common-mode voltage, and the amplifier circuit includes: an amplifying unit, configured to receive the positive input signal and the negative input signal and generate the positive output signal and the negative output signal; and an attenuation unit, including: a positive common-mode capacitor and a negative common-mode capacitor, configured to attenuate the input common-mode voltage below a first specific frequency.

Low frequency power supply spur reduction in clock signals
11604490 · 2023-03-14 · ·

Techniques and apparatus for reducing low frequency power supply spurs in clock signals. One example circuit generally includes a first power supply circuit configured to generate a first power supply voltage on a first power supply rail, a second power supply circuit configured to generate a second power supply voltage on a second power supply rail, a clock distribution network, and a feedback circuit coupled between the second power supply rail and at least one input of the first power supply circuit. The feedback circuit may be configured to sense the second power supply voltage, to process the sensed second power supply voltage, and to output at least one feedback signal to control the first power supply circuit based on the processed second power supply voltage. The clock distribution network may include first and second sets of clock drivers powered by the first and second power supply voltages, respectively.

MULTI-CHANNEL NEURAL SIGNAL AMPLIFIER SYSTEM PROVIDING HIGH CMRR ACROSS AN EXTENDED FREQUENCY RANGE
20170238876 · 2017-08-24 ·

A high CMRR neural signal amplifier is configured for supply rail common mode feedback (SR-CMFB) whereby a set of CMFB signals is provided to supply rails of front end LNAs. High CMRR is maintained through buffering outputs of front end signal LNAs and a reference LNA coupled to signal and reference inputs of second stage amplifiers, respectively; and buffering the reference LNA output using an active/guard buffer pair, whereby across a plurality of distinct multiplexing time intervals, during each multiplexing time interval one buffer of the pair functions as an active buffer that drives second stage amplifier reference inputs corresponding to second stage amplifier outputs being multiplexed to a set of multiplexor outputs, and the other buffer of the pair functions as a guard buffer coupled to other second stage amplifier reference inputs corresponding to second stage amplifier outputs not being multiplexed to the set of multiplexor outputs.

APPARATUS AND METHOD TO BALANCE THE PARASITIC CAPACITANCES BETWEEN METAL TRACKS ON AN INTEGRATED CIRCUIT CHIP
20170222615 · 2017-08-03 ·

Embodiments of the present disclosure provide apparatuses and methods for balancing parasitic capacitances between metal tracks in an integrated circuit chip. Specifically, additional capacitances in the form of, for example, tab capacitors, are attached to the metal tracks with the intention of detaching a select number of the attached capacitances for the purpose of balancing the parasitic capacitances between the metal tracks. The attached capacitances may be structural metal elements. Further, the attached structural metal elements may be detachable at thin-film resistive material associated with each of the attached structural metal elements.

ANALOG FRONT-END CIRCUIT CAPABLE OF DYNAMICALLY ADJUSTING GAIN
20220231646 · 2022-07-21 ·

An analog front-end circuit capable of dynamically adjusting gain includes a programmable gain amplifier (PGA) circuit, a sensor, a calculation circuit, a gain coarse control circuit and a gain fine control circuit. The PGA circuit includes an amplifier, a gain coarse adjustment circuit and a gain fine adjustment circuit. The gain coarse adjustment circuit is controlled by a coarse control signal, and a gain is adjusted in a coarse step according to an initial gain. The gain fine adjustment circuit is controlled by a fine control signal in a data mode, and the gain is adjusted in a fine step. The calculation circuit calculates a primary gain adjustment and a secondary gain adjustment. The gain coarse control circuit generates the coarse control signal according to the primary gain adjustment, and the gain fine control circuit generates the fine control signal according to the secondary gain adjustment.

SEMICONDUCTOR DEVICE AND SEMICONDUCTOR MODULE

A semiconductor device includes first member that includes a switch made of a semiconductor element made from an elemental semiconductor. The first member is joined to a second member including a radio-frequency circuit including a semiconductor element made from a compound semiconductor. The switch and the radio-frequency circuit are connected by a path. The path includes an inter-member connection wire made of a metal pattern arranged on an interlayer insulating film extending from a surface of the second member to a surface of the first member or a conductive member allowing a current to flow in a direction crossing an interface where the first member and the second member are joined.

Continuous time linear equalization circuit

A continuous time linear equalization (CTLE) circuit is disclosed. The CTLE circuit includes a passive CTLE circuit and an active CTLE circuit. The active CTLE circuit includes a differential transistor pair and the output of the passive CTLE is configured to drive gates or bases of the differential transistor pair.