Patent classifications
H04L25/03878
Board, optical module, OLT, and information processing method
Embodiments of this application disclose a board, an optical module, a MAC chip, a DSP, and an information processing method. The board in the embodiments of this application includes a media access control (MAC) chip, a digital signal processor (DSP), and an equalizer. The MAC chip is configured to send first information to the DSP at an optical network unit (ONU) online stage, where the first information includes a first ONU identifier. The DSP is configured to receive the first information, and determine a first reference equalization parameter, where the first reference equalization parameter is related to the first ONU identifier. The DSP is further configured to set an equalization parameter of the equalizer to the first reference equalization parameter.
Memory controller physical interface with differential loopback testing
Systems, apparatus and methods are provided for loopback testing techniques for memory controllers. A memory controller that may comprise loopback testing circuitry that may comprise a first multiplexer having a first input coupled to an output of an input buffer and a second input coupled to a first data output from the memory controller, an inverter coupled to the output of the input buffer, and a second multiplexer having a first input coupled to an output of the inverter and a second input coupled to a second data output from the memory controller.
LOW POWER EQUALIZER AND ITS TRAINING
Described is an apparatus which comprises: samplers operable to perform linear equalization training and to perform function of an un-rolled decision feedback equalizer (DFE); and logic to select output of offset samplers, from among the samplers, when two adjacent bits of an input signal are the same. Described is an equalization scheme which comprises a linear equalizer (LE) operable to match a first post-cursor residual ISI tap to a first pre-cursor residual ISI tap for a non-lone bit transition of the input signal.
Receiver/transmitter co-calibration of voltage levels in pulse amplitude modulation links
A driver circuit of a PAM-N transmitting device transmits a PAM-N signal via a communication channel, wherein N is greater than 2, and the PAM-N signal has N signal levels corresponding to N symbols. A PAM-N receiving device receives the PAM-N signal. The PAM-N receiving device generates distortion information indicative of a level of distortion corresponding to inequalities in voltage differences between the N signal levels. The PAM-N receiving device transmits to the PAM-N transmitting device the distortion information indicative of the level of the distortion. The PAM-N transmitting device receives the distortion information. The PAM-N transmitting device adjusts one or more drive strength parameters of the driver circuit of the PAM-N transmitting device based on the distortion information.
Communication system, transmission device, and reception device
A communication system includes: a transmission device including a transmission data generator, a pattern generator, a transmitter, and a control signal receiver, the transmission data generator that is configured to generate transmission data, the pattern generator that is configured to generate an alternate pattern alternating at every lapse of a predetermined time, the transmitter that includes a first equalization circuit and is configured to transmit a transmission signal including the transmission data and the alternate pattern, the first equalization circuit that is configured to adjust equalization characteristics on the basis of first instruction information, and the control signal receiver that is configured to receive the first instruction information; and a reception device including a receiver, a first detector, and a control signal transmitter, the receiver that is configured to receive the transmission signal, the first detector that is configured to detect a frequency component corresponding to the predetermined time of the alternate pattern included in the transmission signal, and the control signal transmitter that is configured to generate the first instruction information on the basis of a result of detection by the first detector and is configured to transmit the first instruction information.
ELECTRONIC CONTROL DEVICE AND DETERMINATION METHOD
An electronic control device includes a receiving unit that receives a data signal from an external device via a transmission line, a determination criterion selection unit that determines a determination criterion based on transition information of a waveform in the data signal, and a condition determination unit that determines a condition of a communication system including the external device, the receiving unit, and the transmission line based on a transmission waveform characteristic in the data signal and the determination criterion.
EQUALIZATION ADAPTATION SCHEMES FOR HIGH-SPEED LINKS
An integrated circuit for a receiving link device includes a processing device to detect, using an equalizer of the receiving link device, that a receiver (RX) pre-cursor value is outside of a threshold value based on a target RX tap value. The processing device further generates, based on the detecting, a plurality of tap messages having a plurality of up or down commands to one of decrease or increase a corresponding transmitter (TX) pre-cursor value of a transmitting link device. The processing device further causes the plurality of tap messages to be provided to a local transmitter to be transmitted to the transmitting link device. The plurality of tap messages is to cause the transmitting link device to adjust the corresponding TX pre-cursor value.
Multilevel driver for high speed chip-to-chip communications
A plurality of driver slice circuits arranged in parallel having a plurality of driver slice outputs, each driver slice circuit having a digital driver input and a driver slice output, each driver slice circuit configured to generate a signal level determined by the digital driver input, and a common output node connected to the plurality of driver slice outputs and a wire of a multi-wire bus, the multi-wire bus having a characteristic transmission impedance matched to an output impedance of the plurality of driver slice circuits arranged in parallel, each driver slice circuit of the plurality of driver slice circuits having an individual output impedance that is greater than the characteristic transmission impedance of the wire of the multi-wire bus.
CONTINUOUS TIME LINEAR EQUALIZER WITH A PLURALITY OF SIGNAL PATHS
A continuous time linear equalizer (CTLE) includes a first circuit path having a step response that increases from an first initial value to a steady state value higher than the first initial value. The CTLE also includes a second circuit path in parallel with the first circuit path, the second circuit path having a step response that increases from a second initial value to a peak and subsequently falls to second steady state value that is approximately equal to the second initial value. The CTLE is configured to combine an output of the first circuit path and an output of the second circuit path.
Serial-link receiver using time-interleaved discrete time gain
A serial receiver combines continuous-time equalization, analog interleaving, and discrete-time gain for rapid, efficient data reception and quantization of a serial, continuous-time signal. A continuous-time equalizer equalizes a received signal. A number N of time-interleaved analog samplers sample the equalized continuous-time signal to provide N streams of analog samples transitioning at rate reduced by 1/N relative to the received signal. A set of N discrete-time variable-gain amplifiers amplify respective streams of analog samples. A quantizer then quantizes the amplified streams of analog samples to produce a digital signal.