Patent classifications
H10D30/0291
SINTERED BODY, SEMICONDUCTOR SUBSTRATE, SEMICONDUCTOR DEVICE, AND METHOD OF MANUFACTURING THEREOF
A molding is formed by laminating an aggregate of SiC and a paste containing Si and C powders on an epitaxial layer of SiC formed on a support substrate of SiC to form an intermediate sintered body in which polycrystalline SiC is produced from the Si and C powders by reaction sintering, free Si is carbonized to SiC to form a sintered body layer, and the support substrate is removed from the epitaxial layer to form a semiconductor substrate in which the epitaxial layer and the sintered body layer are laminated.
Power Semiconductor Device and Method of Producing a Power Semiconductor Device
A power semiconductor device includes: a semiconductor body with a drift region of a first conductivity type; a first load terminal at a first side of the semiconductor body; a second load terminal at a second side of the semiconductor body opposite the first side, the power semiconductor device configured to conduct a load current between the load terminals; a control terminal at the first side configured to receive a control signal for controlling the load current; within an active region at least partially surrounded by an edge termination region, first trenches laterally confining mesas for conducting the load current, having control trenches electrically connected to the control terminal, and arranged in accordance with a first average pitch; and in a region laterally overlapping the control terminal, second trenches arranged in accordance with a second average pitch different from the first average pitch and electrically connected to the control terminal.
POWER SEMICONDUCTOR DEVICE, POWER SEMICONDUCTOR MODULE, POWER CONVERTER INCLUDING SAME, AND MANUFACTURING METHOD THEREOF
A power semiconductor device includes a substrate, a first conductivity type epitaxial layer disposed on the substrate, a second conductivity type well partially disposed on the first conductivity type epitaxial layer, a second conductivity type ion implantation region partially disposed in the second conductivity type well, a source region partially disposed in the second conductivity type well and disposed on the second conductivity type ion implantation region, a gate insulating layer disposed on the source region and the second conductive type well, a gate disposed on the gate insulating layer, an interlayer insulating layer disposed on the gate, and a source electrode disposed on the source region. The gate insulating layer may include a channel gate insulating layer having a first thickness and a protruding gate insulating layer having a second thickness thicker than the first thickness, A concentration in a Rb region which is a lateral resistance of the second conductivity type ion implantation region may be higher than that of the second conductivity type well.
SILICON CARBIDE SEMICONDUCTOR DEVICE AND METHOD OF MANUFACTURING SILICON CARBIDE SEMICONDUCTOR DEVICE
A method of manufacturing a vertical silicon carbide semiconductor device having an electrode on each of two main surfaces of a semiconductor chip in which an n-type low concentration buffer layer and an epitaxial layer are grown by epitaxy on a silicon carbide substrate. Defects extending from the silicon carbide substrate to the epitaxial layer and defects generated in the epitaxial layer during epitaxial growth are detected by a PL image of the n-type low concentration buffer layer; the defects generated in the epitaxial layer during the epitaxy are detected by a PL image of the epitaxial layer; the defects extending from the silicon carbide substrate to the epitaxial layer are detected by the difference between detection results; and semiconductor chips free of the defects extending from the silicon carbide substrate to the epitaxial layer are identified.
Semiconductor transistor device having a titled body contact area and method of manufacturing the same
The application relates to a semiconductor transistor device, having a source region, a body region including a channel region extending in a vertical direction, a drain region, a gate region arranged aside the channel region in a lateral direction, and a body contact region made of an electrically conductive material, wherein the body contact region forms a body contact area, the body contact region being in an electrical contact with the body region via the body contact area, and wherein the body contact area is tilted with respect to the vertical direction and the lateral direction.
Edge termination for semiconductor devices and corresponding fabrication method
A termination region of an IGBT is described, in which surface p-rings are combined with oxide/polysilicon-filled trenches, buried p-rings and surface field plates, so as to obtain an improved distribution of potential field lines in the termination region. The combination of surface ring termination and deep ring termination offers a significant reduction in the amount silicon area which is required for the termination region.
FinFETs with strained well regions
A device includes a substrate and insulation regions over a portion of the substrate. A first semiconductor region is between the insulation regions and having a first conduction band. A second semiconductor region is over and adjoining the first semiconductor region, wherein the second semiconductor region includes an upper portion higher than top surfaces of the insulation regions to form a semiconductor fin. The second semiconductor region also includes a wide portion and a narrow portion over the wide portion, wherein the narrow portion is narrower than the wide portion. The semiconductor fin has a tensile strain and has a second conduction band lower than the first conduction band. A third semiconductor region is over and adjoining a top surface and sidewalls of the semiconductor fin, wherein the third semiconductor region has a third conduction band higher than the second conduction band.
FinFETs with Strained Well Regions
A device includes a substrate, insulation regions extending into the substrate, a first semiconductor region between the insulation regions and having a first valence band, and a second semiconductor region over and adjoining the first semiconductor region. The second semiconductor region has a compressive strain and a second valence band higher than the first valence band. The second semiconductor region includes an upper portion higher than top surfaces of the insulation regions to form a semiconductor fin, and a lower portion lower than the top surfaces of the insulation regions. The upper portion and the lower portion are intrinsic. A semiconductor cap adjoins a top surface and sidewalls of the semiconductor fin. The semiconductor cap has a third valence band lower than the second valence band.
VERTICAL DMOS TRANSISTOR
A transistor includes a semiconductor body; a body region of a first conductivity type formed in the semiconductor body; a gate electrode formed partially overlapping the body region and insulated from the semiconductor body by a gate dielectric layer; a source region of a second conductivity type formed in the body region on a first side of the gate electrode; a trench formed in the semiconductor body on a second side of the gate electrode, the trench being lined with a sidewall dielectric layer and filled with a bottom dielectric layer and a conductive layer above the bottom dielectric layer, the conductive layer being electrically connected to the gate electrode; and a doped sidewall region of the second conductivity type formed in the semiconductor body along the sidewall of the trench where the doped sidewall region forms a vertical drain current path for the transistor.
LATERAL SUPER-JUNCTION MOSFET DEVICE AND TERMINATION STRUCTURE
A lateral superjunction MOSFET device includes multiple transistor cells connected to a lateral superjunction structure, each transistor cell including a conductive gate finger, a source region finger, a body contact region finger and a drain region finger arranged laterally within each transistor cell. Each of the drain region fingers, the source region fingers and the body contact region fingers is a doped region finger having a termination region at an end of the doped region finger. The lateral superjunction MOSFET device further includes a termination structure formed in the termination region of each doped region finger and including one or more termination columns having the same conductivity type as the doped region finger and positioned near the end of the doped region finger. The one or more termination columns extend through the lateral superjunction structure and are electrically unbiased.