Patent classifications
H10D62/135
METHOD OF MANUFACTURING SEMICONDUCTOR DEVICE
It is prevented that when a predetermined number of semiconductor chips having transistors are manufactured from one semiconductor wafer, manufacturing cost of a semiconductor device is increased due to excess semiconductor chips manufactured from the semiconductor wafer. A first bipolar transistor including a first emitter region having a first area is formed in a first chip formation region in an exposure region that can be exposed by one exposure step, and a second bipolar transistor including a second emitter region having a second area different from the first area is formed in a second chip formation region in the exposure region.
Bipolar junction transistors with extrinsic device regions free of trench isolation
Device structures and fabrication methods for a device structure. One or more trench isolation regions are formed in a substrate to surround a device region. A base layer is formed on the device region. First and second emitter fingers are formed on the base layer. A portion of the device region extending from the first emitter finger to the second emitter finger is free of dielectric material.
SEMICONDUCTOR DEVICE
A p-type well is formed in a semiconductor substrate, and an n.sup.+-type semiconductor region and a p.sup.+-type semiconductor region are formed in the p-type well to be spaced apart from each other. The n.sup.+-type semiconductor region is an emitter semiconductor region of a bipolar transistor, and the p-type well and the p.sup.+-type semiconductor region are base semiconductor regions of the bipolar transistor. An electrode is formed on an element isolation region between the n.sup.+-type semiconductor region and the p.sup.+-type semiconductor region, and at least apart of the electrode is buried in a trench which is formed in the element isolation region. The electrode is electrically connected to the n.sup.+-type semiconductor region.
Method of manufacturing semiconductor device
It is prevented that when a predetermined number of semiconductor chips having transistors are manufactured from one semiconductor wafer, manufacturing cost of a semiconductor device is increased due to excess semiconductor chips manufactured from the semiconductor wafer. A first bipolar transistor including a first emitter region having a first area is formed in a first chip formation region in an exposure region that can be exposed by one exposure step, and a second bipolar transistor including a second emitter region having a second area different from the first area is formed in a second chip formation region in the exposure region.
Bidirectional bipolar transistors with two-surface cellular geometries
A two-surface bidirectional power bipolar transistor is constructed with a two-surface cellular layout. Each emitter/collector region (e.g. doped n-type) is a local center of the repeated pattern, and is surrounded by a trench with an insulated field plate, which is tied to the potential of the emitter/collector region. The outer (other) side of this field plate trench is preferably surrounded by a base connection region (e.g. p-type), which provides an ohmic connection to the substrate. The substrate itself serves as the transistor's base.
Semiconductor device
A p-type well is formed in a semiconductor substrate, and an n.sup.+-type semiconductor region and a p.sup.+-type semiconductor region are formed in the p-type well to be spaced apart from each other. The n.sup.+-type semiconductor region is an emitter semiconductor region of a bipolar transistor, and the p-type well and the p.sup.+-type semiconductor region are base semiconductor regions of the bipolar transistor. An electrode is formed on an element isolation region between the n.sup.+-type semiconductor region and the p.sup.+-type semiconductor region, and at least a part of the electrode is buried in a trench which is formed in the element isolation region. The electrode is electrically connected to the n.sup.+-type semiconductor region.
Semiconductor device with auxiliary structure including deep level dopants
A semiconductor device includes transistor cells formed along a first surface at a front side of a semiconductor body in a transistor cell area. A drift zone structure forms first pn junctions with body zones of the transistor cells. An auxiliary structure between the drift zone structure and a second surface at a rear side of the semiconductor body includes a first portion that contains deep level dopants requiring at least 150 meV to ionize. A collector structure directly adjoins the auxiliary structure. An injection efficiency of minority carriers from the collector structure into the drift zone structure varies along a direction parallel to the first surface at least in the transistor cell area.
METHOD OF MANUFACTURING SEMICONDUCTOR DEVICE
It is prevented that when a predetermined number of semiconductor chips having transistors are manufactured from one semiconductor wafer, manufacturing cost of a semiconductor device is increased due to excess semiconductor chips manufactured from the semiconductor wafer. A first bipolar transistor including a first emitter region having a first area is formed in a first chip formation region in an exposure region that can be exposed by one exposure step, and a second bipolar transistor including a second emitter region having a second area different from the first area is formed in a second chip formation region in the exposure region.
BIPOLAR JUNCTION TRANSISTOR WITH FINFET STRUCTURE
In a method of forming a bipolar junction transistor (BJT) structure, an emitter/base/collector structure is formed, comprising mutually parallel fins with an insulator material disposed between the fins. Each fin of the emitter/base/collector structure has first and second peripheral regions doped with a first doping type on opposite sides of a central region doped with a second doping type opposite the first doping type. The first peripheral regions of the fins are an emitter of the BJT structure, the central regions of the fins are a base of the BJT structure, and the second peripheral regions of the fins are a collector of the BJT structure. Continuous emitter, base, and collector contact strips are epitaxially deposited on the emitter, base, and collector of the BJT structure, respectively.