H10D64/031

SEMICONDUCTOR DEVICE AND PREPARATION METHOD THEREOF
20250015156 · 2025-01-09 ·

According to one aspect of the present disclosure, a semiconductor device is provided. The semiconductor device may include a stacked layer and a top select gate layer located on the stacked layer. The semiconductor device may include a gate-line structure extending through the top select gate layer and the stacked layer. A portion of the gate-line structure that extends through the top select gate layer may be a first isolation structure, and the first isolation structure may include a contact layer in contact with the top select gate layer. The semiconductor device may include a channel structure extending through the stacked layer and a first dielectric layer located on the top select gate layer, where the first dielectric layer and the contact layer comprise different insulating materials. The semiconductor device may include a channel local contact extending through the first dielectric layer and corresponding to the channel structure.

SEMICONDUCTOR DEVICE AND METHOD FOR FABRICATING THE SAME
20250185301 · 2025-06-05 ·

A semiconductor device includes switches including nano sheets and horizontal conductive lines surrounding the nano sheets. The semiconductor device includes first contact nodes formed on first edges of the nano sheets, and vertical conductive lines including pyramid portions surrounding the first contact nodes. Each of the vertical conductive lines is coupled to a corresponding one of the nano sheets. The semiconductor device includes data storage devices each coupled to a corresponding one of second edges of the nano sheets. The semiconductor device includes a supporter surrounding the vertical conductive lines.

MEMORY DEVICE WITH CONTAINER-SHAPED ELECTRODE AND METHOD FOR FABRICATING THE SAME
20250275211 · 2025-08-28 ·

The present application discloses a memory device and a method for fabricating the memory device. The memory device includes a substrate; a landing area positioned on the substrate; a bottom electrode positioned on the landing area, wherein the bottom electrode has a container-shaped profile; a support layer positioned over the substrate and laterally surrounded the bottom electrode; a dielectric structure including a dielectric layer conformally positioned on the bottom electrode and on a top surface of the support layer, and covering top corners of the support layer, and a plurality of dielectric portions conformally positioned on the dielectric layer and covering the top corners of the support layer; and a top electrode structure positioned on the dielectric structure. The dielectric portions are sandwiched by the top electrode structure and the dielectric layer. The top surface of the third support layer is higher than a top surface of the bottom electrode.

MEMORY DEVICE WITH CONTAINER-SHAPED ELECTRODE AND METHOD FOR FABRICATING THE SAME
20250275212 · 2025-08-28 ·

The present application discloses a memory device and a method for fabricating the memory device. The memory device includes a substrate; a landing area positioned on the substrate; a bottom electrode positioned on the landing area, wherein the bottom electrode has a container-shaped profile; a support layer positioned over the substrate and laterally surrounded the bottom electrode; a dielectric structure including a dielectric layer conformally positioned on the bottom electrode and on a top surface of the support layer, and covering top corners of the support layer, and a plurality of dielectric portions conformally positioned on the dielectric layer and covering the top corners of the support layer; and a top electrode structure positioned on the dielectric structure. The dielectric portions are sandwiched by the top electrode structure and the dielectric layer. The top surface of the third support layer is higher than a top surface of the bottom electrode.

MEMORY DEVICE WITH CONTAINER-SHAPED ELECTRODE AND METHOD FOR FABRICATING THE SAME
20250275213 · 2025-08-28 ·

The present application discloses a memory device and a method for fabricating the memory device. The memory device includes a substrate; a landing area positioned on the substrate; a bottom electrode positioned on the landing area, wherein the bottom electrode has a container-shaped profile; a support layer positioned over the substrate and laterally surrounded the bottom electrode; a dielectric structure including a dielectric layer conformally positioned on the bottom electrode and on a top surface of the support layer, and covering top corners of the support layer, and a plurality of dielectric portions conformally positioned on the dielectric layer and covering the top corners of the support layer; and a top electrode structure positioned on the dielectric structure. The dielectric portions are sandwiched by the top electrode structure and the dielectric layer. The top surface of the third support layer is higher than a top surface of the bottom electrode.