Patent classifications
H10D64/516
EXTENDED DRAIN METAL OXIDE SEMICONDUCTOR (EDMOS) FIELD EFFECT TRANSISTOR (FET) WITH DUAL THICKNESS SEMICONDUCTOR MATERIAL
The present disclosure relates to semiconductor structures and, more particularly, to an extended drain metal oxide semiconductor (EDMOS) field effect transistor (FET) with a fully depleted region comprising a dual thicknesses semiconductor material and methods of manufacture. The structure includes: a semiconductor on insulator (SOI) material including a first portion with a first thickness and a second portion with a second thickness; a gate structure on the SOI material over the first portion with the first thickness; and sidewall spacers adjacent to the gate structure, with at least one sidewall spacer extending over both the first portion with the first thickness and the second portion with the second thickness.
POWER SEMICONDUCTOR DEVICE
A power semiconductor device includes a substrate of a first conductivity type, a drift layer of a first conductivity type on the substrate, a well region of a second conductivity type on the drift layer, a source region of the first conductivity type on the well region, a gate electrode disposed in a gate trench penetrating through the source region and the well region, a first gate insulating layer, a second gate insulating layer, and a third gate insulating layer sequentially disposed between the well region and the gate electrode, a dielectric layer on the gate electrode, and a drain electrode on a lower surface of the substrate.
Fin field effect transistor having conformal and non-conformal gate dielectric layers
A semiconductor device a method of forming the same are provided. The method includes forming a fin extending from a substrate and forming a gate dielectric layer along a top surface and sidewalls of the fin. A first thickness of the gate dielectric layer along the top surface of the fin is greater than a second thickness of the gate dielectric layer along the sidewalls of the fin.
Semiconductor device having a current spreading region
A semiconductor device includes: a semiconductor substrate; a drift zone of a first conductivity type in the semiconductor substrate; an array of interconnected gate trenches extending from a first surface of the semiconductor substrate into the drift zone; a plurality of semiconductor mesas delimited by the array of interconnected gate trenches; a plurality of needle-shaped field plate trenches extending from the first surface into the plurality of semiconductor mesas; in the plurality of semiconductor mesas, a source region of the first conductivity type and a body region of a second conductivity type separating the source region from the drift zone; and a current spreading region of the first conductivity type at the bottom of the gate trenches and having a higher average doping concentration than the drift zone. Methods of producing the semiconductor device are also described.
Thicker corner of a gate dielectric structure around a recessed gate electrode for an MV device
In some embodiments, the present disclosure relates to a semiconductor device that includes a well region with a substrate. A source region and a drain region are arranged within the substrate on opposite sides of the well region. A gate electrode is arranged over the well region, has a bottom surface arranged below a topmost surface of the substrate, and extends between the source and drain regions. A trench isolation structure surrounds the source region, the drain region, and the gate electrode. A gate dielectric structure separates the gate electrode from the well region, the source, region, the drain region, and the trench isolation structure. The gate electrode structure has a central portion and a corner portion. The central portion has a first thickness, and the corner portion has a second thickness that is greater than the first thickness.
SEMICONDUCTOR STRUCTURE AND METHOD FOR FABRICATING THE SAME
A semiconductor structure and a method for fabricating the same are provided. The semiconductor structure includes a substrate, a source region, a drain region and a gate structure. The source region is located in the substrate. The drain region is located in the substrate. The gate structure is disposed on the substrate and located between the source region and the drain region, and includes a first sub-gate structure and a second sub-gate structure. The first sub-gate structure is adjacent to the source region and includes a first sub-gate insulating layer. The second sub-gate structure is adjacent to the drain region and includes a second sub-gate insulating layer. The second sub-gate insulating layer and the first sub-gate insulating layer are separated from each other. The first sub-gate insulating layer has a first thickness, and the second sub-gate insulating layer has a second thickness greater than the first thickness.
Semiconductor device and method of fabricating the same where semiconductor device includes high-k dielectric layer that does not extend between inhibition layer and side of gate electrode
Disclosed are a semiconductor device and a method of fabricating the same. The device may include a substrate, an active pattern in an upper portion of the substrate and is extending in a first direction, a gate electrode crossing the active pattern and extending in a second direction intersecting the first direction, a first gate spacer covering a side surface of the gate electrode, a first inhibition layer between the gate electrode and the first gate spacer, and a gate insulating layer between the gate electrode and the active pattern. The gate insulating layer may include a high-k dielectric layer and a gate oxide layer. The gate oxide layer may be between the high-k dielectric layer and the active pattern. The high-k dielectric layer may be between the gate oxide layer and the gate electrode.
Semiconductor device
A semiconductor device includes a semiconductor layer made of SiC. A transistor element having an impurity region is formed in a front surface portion of the semiconductor layer. A first contact wiring is formed on a back surface portion of the semiconductor layer, and defines one electrode electrically connected to the transistor element. The first contact wiring has a first wiring layer forming an ohmic contact with the semiconductor layer without a silicide contact and a second wiring layer formed on the first wiring layer and having a resistivity lower than that of the first wiring layer.
GATE DRIVE CIRCUIT AND DRIVE METHOD FOR POWER SEMICONDUCTOR DEVICE
A gate drive circuit for a power semiconductor device, a low-side switching circuit, a high-side switching circuit, and a drive method are disclosed. When a first gate driver receives a control signal which is at a first level, the first gate driver connects a first gate to a first voltage, so that the first gate controls a channel region. When the transistor operates on a Miller plateau, the area of an overlapping region between the first gate and a drain inside the transistor is relatively small, so the Miller capacitance of the transistor is relatively small, thereby improving the switching speed of the transistor. A second gate is connected to a second voltage after a first duration, so that the second gate controls a drift region of the transistor to form an accumulation layer, and the accumulation layer has a relatively high carrier concentration.
SEMICONDUCTOR DEVICE COMPRISING A HIGH-K GATE DIELECTRIC MULTILAYER LAMINATE STRUCTURE AND A METHOD FOR MANUFACTURING THEREOF
There is described a semiconductor device comprising an SiC body with a gate structure comprising a gate dielectric with a specific multilayer laminate structure including alternating layers of a first dielectric material and of a second dielectric material having a dielectric constant of 4 or higher. There is further described a method for manufacturing such a semiconductor device including an SiC body as mentioned before.