H10D84/125

APPARATUSES AND METHODS FOR SEMICONDUCTOR CIRCUIT LAYOUT
20170256529 · 2017-09-07 · ·

Apparatuses including circuit layout regions of a semiconductor device and methods of designing the circuit layout regions of a semiconductor device are described. An example apparatus includes a first layout region including a first transistor area including at least one first transistor, at least one contact in proximity to the first transistor area, and a first resistor area comprising at least one first resistor coupled to the at least one first transistor. The first transistor area and the at least one contact are aligned in a first direction, and the first transistor area and the first resistor area are aligned in a second direction. The second direction may be substantially perpendicular to the first direction. The at least one contact may be one of a substrate contact and a well contact.

PROCESS-COMPENSATED HBT POWER AMPLIFIER BIAS CIRCUITS AND METHODS

The present disclosure relates to a system for biasing a power amplifier. The system can include a first die that includes a power amplifier circuit and a passive component having an electrical property that depends on one or more conditions of the first die. Further, the system can include a second die including a bias signal generating circuit that is configured to generate a bias signal based at least in part on measurement of the electrical property of the passive component of the first die.

POWER SEMICONDUCTOR DEVICE
20250204022 · 2025-06-19 ·

Proposed is a power semiconductor device and, more particularly, to a power semiconductor device that prevents a decrease in total current amount due to an increase in the length of a current movement path by ensuring that a P-TOP region formed in a resistance unit is spaced apart from a field oxide film thereabove, thereby forming a current path between the P-TOP region and the field oxide film.