H10D84/80

SEMICONDUCTOR DEVICE AND SEMICONDUCTOR MODULE
20250234637 · 2025-07-17 · ·

The semiconductor device of the present invention includes a semiconductor substrate, a switching element which is defined on the semiconductor substrate, and a temperature sense element which is provided on the surface of the semiconductor substrate independently from the switching element and characterized by being dependent on a temperature.

3D semiconductor devices and structures with metal layers
12199093 · 2025-01-14 · ·

A semiconductor device including: a first silicon level including a first single crystal silicon layer and a plurality of first transistors; a first metal layer disposed over the first silicon level; a second metal layer disposed over the first metal layer; a third metal layer disposed over the second metal layer; a second level including a plurality of second transistors, disposed over the third metal layer; a third level including a plurality of third transistors, disposed over the second level; a via disposed through the second and third levels; a fourth metal layer disposed over the third level; a fifth metal layer disposed over the fourth metal layer; and a fourth level including a second single crystal silicon layer and is disposed over the fifth metal layer, where each of the plurality of second transistors includes a metal gate, and the via has a diameter of less than 450 nm.

Semiconductor device
12165741 · 2024-12-10 · ·

A semiconductor device may include: a first substrate structure including: a first substrate; a first word line, a first bit line, a second bit line, a second word line, a third word line, a third bit line, a fourth bit line, and a fourth word line that are sequentially arranged over the first substrate in a vertical direction; and first, second, third, and fourth memory cells, the first memory cell being disposed between the first word line and the first bit line, the second memory cell being disposed between the second word line and the second bit line, the third memory cell being disposed between the third word line and the third bit line, and the fourth memory cell being disposed between the fourth word line and the fourth bit line; and a second substrate structure disposed over the first substrate structure and including a second substrate.

WET TOOL KIT FOR FORMING SEMICONDUCTOR STRUCTURE AND CMOS IMAGE SENSOR EMPLOYING SAME

A method of fabricating a semiconductor structure includes disposing a metal catalyst on a surface of a semiconductor. Thereafter, metal assisted chemical etching is performed, including holding the semiconductor immersed in an etchant solution and catalyzing an etching chemical reaction between the etchant solution and the semiconductor using the metal catalyst to etch the semiconductor to form a channel in the semiconductor. During at least a portion of the metal assisted chemical etching the semiconductor is held immersed in the etchant solution with a surface normal of the surface of the semiconductor at a non-zero angle respective to gravity. In some examples, an orientation of the semiconductor is changed during the metal assisted chemical etching to form the channel in the semiconductor with at least one bend or curved portion.

STRUCTURES AND METHODS FOR PHASE DETECTION AUTO FOCUS

In-pixel separation structures may divide photodiodes of a pixel array into multiple regions. As a result, a lens of an image sensor device may be focused by using combining signals associated with different portions of the photodiodes. As a result, the lens may be focused faster and with fewer pixels of the pixel array, which conserves power, processing resources, and raw materials.

SEMICONDUCTOR INTEGRATED CIRCUIT, SYSTEM ON CHIP AND ELECTRONIC DEVICE TO IMPLEMENT THEM
20240405011 · 2024-12-05 ·

A semiconductor integrated circuit, a system on chip and an electronic element are provided. The semiconductor integrated circuit includes a semiconductor substrate having a first region, and a second region, a first power rail extending in a first direction on the first region and connected to an impurity region of a first transistor to provide a first voltage, a second power rail extending in the first direction on the first region and connected to the first transistor to provide a second voltage, a third power rail extending in the first direction on the second region and connected to an impurity region of a second transistor to provide the first voltage, a fourth power rail extending in the first direction on the second region and connected to the second transistor to provide a third voltage, and a first conductor connecting the first power rail with the third power rail.

High-voltage semiconductor device structures
12205949 · 2025-01-21 · ·

Device structures for a high-voltage semiconductor device and methods of forming such device structures. The structure comprises a semiconductor substrate and a layer stack including a first dielectric layer and a second dielectric layer. The first dielectric layer is positioned between the second dielectric layer and the semiconductor substrate. The structure further comprises a field-effect transistor including a first source/drain region in the semiconductor substrate, a second source/drain region in the semiconductor substrate, and a metal gate on the layer stack laterally between the first source/drain region and the second source/drain region. The second dielectric layer is positioned between the metal gate and the first dielectric layer. A contact extends through the layer stack to the first source/drain region.

Semiconductor device
12205948 · 2025-01-21 · ·

Provided is a semiconductor device, wherein a straight line extending from an end portion E1 in the extending direction of a contact hole for electrically connecting an emitter electrode and a front surface of a semiconductor substrate toward a back surface of the semiconductor substrate is defined as a first perpendicular line, a straight line forming a predetermined angle 1 with respect to the first perpendicular line and passing through the end portion E1 in the extending direction of the contact hole is defined as a first straight line, a position where the first straight line intersects a back surface of the semiconductor substrate is defined as a position M1, and the position M1 is located on an outer side of a cathode region in the extending direction.

Guard region for an integrated circuit
12205950 · 2025-01-21 · ·

An integrated circuit includes a first semiconductor device with an N type region biased by a first terminal and a second semiconductor device with a second region. An N type guard region is located laterally between the N type region of the first semiconductor device and the second region. A P type region is isolated in the N type guard region and is biased by a second terminal. The N type guard region is either electrically coupled to the second terminal through a resistor circuit or is characterized as floating.

Planar buried channel structure integrated with non-planar structures

Embodiments of the disclosure are in the field of advanced integrated circuit structure fabrication and, in particular, buried channel structures integrated with non-planar structures. In an example, an integrated circuit structure includes a first fin structure and a second fin structure above a substrate. A gate structure is on a portion of the substrate directly between the first fin structure and the second fin structure. A source region is in the first fin structure. A drain region is in the second fin structure.