H10N70/023

BACK END OF LINE EMBEDDED RRAM STRUCTURE WITH LOW FORMING VOLTAGE

A semiconductor structure may include a resistive random access memory device embedded between an upper metal interconnect and a lower metal interconnect in a backend structure of a chip. The resistive random access memory may include a first electrode and a second electrode separated by a dielectric film. A portion of the dielectric film directly above the first electrode may be crystalline. The semiconductor structure may include a stud below and in electrical contact with the first electrode and the lower metal interconnect and a dielectric layer between the upper metal interconnect and the lower metal interconnect. The dielectric layer may separate the upper metal interconnect from the lower metal interconnect. The crystalline portion of the dielectric film may include grain boundaries that extend through an entire thickness of the dielectric film. The crystalline portion of the dielectric film may include grains.

Semiconductor device and method of manufacturing the same

A semiconductor device is provided. The semiconductor device includes a substrate a substrate, a first electrode structure on the substrate, the first electrode structure including first insulating patterns and first electrode patterns, the first insulating patterns alternately stacked with the first electrode patterns, a second electrode pattern on a sidewall of the first electrode structure, and a data storage film on a sidewall of the second electrode pattern. The data storage film has a variable resistance.

MEMORY CELL STRUCTURES
20180006218 · 2018-01-04 ·

The present disclosure includes memory cell structures and method of forming the same. One such memory cell includes a first electrode having sidewalls angled less than 90 degrees in relation to a bottom surface of the first electrode, a second electrode, including an electrode contact portion of the second electrode, having sidewalls angled less than 90 degrees in relation to the bottom surface of the first electrode, wherein the second electrode is over the first electrode, and a storage element between the first electrode and the electrode contact portion of the second electrode.

PROCESS FOR THE PRODUCTION OF A MOLECULAR LAYER AND ELECTRONIC COMPONENT COMPRISING SAME

The invention relates to a process for the production of a molecular layer on a substrate using atomic layer deposition (ALD) techniques, for use in electronic components, in particular in memory elements of the ReRAM type. The present invention furthermore relates to compounds for the production of the molecular layer and to memory elements comprising the molecular layer.

RESISTIVE MEMORY DEVICE AND MANUFACTURING METHOD OF THE RESISTIVE MEMORY DEVICE
20230240157 · 2023-07-27 · ·

There are provided a resistive memory device and a manufacturing method of the resistive memory device. The resistive memory device includes: a stack structure in which a plurality of interlayer insulating layers and a plurality of conductive layers are alternately stacked; a hole penetrating the stack structure in a vertical direction; and a gate insulating layer, a channel layer, and a variable resistance layer, formed along sidewalls of the plurality of conductive layers, which are adjacent to the hole, and sidewalls of the plurality of interlayer insulating layers, which are adjacent to the hole.

RESISTIVE RANDOM ACCESS MEMORY AND MANUFACTURING METHOD THEREOF

Provided are a resistive random access memory (RRAM) and a manufacturing method thereof. The resistive random access memory includes multiple unit structures disposed on a substrate. Each of the unit structures includes a first electrode, a first metal oxide layer, and a spacer. The first electrode is disposed on the substrate. The first metal oxide layer is disposed on the first electrode. The spacer is disposed on sidewalls of the first electrode and the first metal oxide layer. In addition, the resistive random access memory includes a second metal oxide layer and a second electrode. The second metal oxide layer is disposed on the unit structures and is connected to the unit structures. The second electrode is disposed on the second metal oxide layer.

NANOGAP STRUCTURE AND METHOD OF MANUFACTURING NANOGAP STRUCTURE THROUGH UNDERCUT

Disclosed are a nanogap structure and a method of manufacturing the nanogap structure through undercut. The method includes forming a nanosized gap between primary metal and secondary metal by undercutting the primary metal such that the width of the primary metal at a lower end of a bead is less than the width of the bead. The method includes manufacturing a ring structure or a ring disk structure including a nanosized gap varying depending on a degree of undercut.

Method for controlling the forming voltage in resistive random access memory devices

A method of controlling the forming voltage of a dielectric film in a resistive random access memory (ReRAM) device. The method includes depositing a dielectric film contains intrinsic defects on a substrate, forming a plasma-excited treatment gas containing H.sub.2 gas, and exposing the dielectric film to the plasma-excited treatment gas to create additional defects in the dielectric film without substantially changing a physical thickness of the dielectric film, where the additional defects lower the forming voltage needed for generating an electrically conducting filament across the dielectric film. The dielectric film can include a metal oxide film and the plasma-excited treatment gas may be formed using a microwave plasma source.

LOW CURRENT RRAM-BASED CROSSBAR ARRAY CIRCUIT IMPLEMENTED WITH SWITCHING OXIDE ENGINEERING TECHNOLOGIES
20230217844 · 2023-07-06 · ·

Switching oxide engineering technologies relating to low current RRAM-based crossbar array circuits are disclosed. A method for fabricating a crossbar device may include forming a bottom electrode on a substrate, forming a switching oxide stack on the bottom electrode, and forming a top electrode on the switching oxide stack. Fabricating the switching oxide stack may include fabricating a plurality of base oxide layers and a plurality of discontinuous oxide layers alternately stacked, wherein the base oxide layers comprise one or more base oxides, wherein the one or more base oxides comprise at least one of TaOx, HfOx, TiOx, or ZrOx.

RECONFIGURABLE MEMTRANSISTORS, FABRICATING METHODS AND APPLICATIONS OF SAME

This invention relates to memtransistors, fabricating methods and applications of the same. The memtransistor includes a polycrystalline monolayer film of an atomically thin material. The polycrystalline monolayer film is grown directly on a sapphire substrate and transferred onto an SiO.sub.2/Si substrate; and a gate electrode defined on the SiO.sub.2/Si substrate; and source and drain electrodes spatially-apart formed on the polycrystalline monolayer film to define a channel region in the polycrystalline monolayer film therebetween. The gate electrode is capacitively coupled with the channel region.