COUPLED SEMICONDUCTOR PACKAGE
20220051969 ยท 2022-02-17
Assignee
Inventors
Cpc classification
H01L2924/15787
ELECTRICITY
H01L2224/371
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2224/49113
ELECTRICITY
H01L2224/49111
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2224/4903
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L2924/13091
ELECTRICITY
H01L23/49506
ELECTRICITY
H01L23/49568
ELECTRICITY
H01L2224/32225
ELECTRICITY
H01L2224/371
ELECTRICITY
H01L24/73
ELECTRICITY
International classification
Abstract
Provided is a coupled semiconductor package including at least two substrate pads; at least one semiconductor chip installed on each of the substrate pads; at least one terminal each of which is electrically connected to each substrate pad and each semiconductor chip; and a package housing covering a part of the at least one semiconductor chip and the at least one terminal, wherein lower surfaces of one or more substrate pads are formed to be electrically connected and lower surfaces of another one or more substrate pads are formed to be electrically insulated. Accordingly, partial insulation may be economically realized without applying an insulating material to a heat sink, when the package is joined to the heat sink.
Claims
1. A coupled semiconductor package comprising: at least two substrate pads; at least one semiconductor chip installed on each of the substrate pads; at least one terminal each of which is electrically connected to each substrate pad and each semiconductor chip; and a package housing covering a part of the at least one semiconductor chip and the at least one terminal, wherein lower surfaces of one or more substrate pads are formed to be electrically connected and lower surfaces of another one or more substrate pads are formed to be electrically insulated.
2. The coupled semiconductor package of claim 1, wherein the lower surfaces of one or more substrate pads are partly or entirely exposed to the outside of one surface of the package housing so as to be electrically connected and the lower surfaces of another one or more substrate pads are not exposed to the outside of the package housing so as to be electrically insulated.
3. The coupled semiconductor package of claim 2, wherein the substrate pads are formed of a conductive metal.
4. The coupled semiconductor package of claim 1, wherein one or more substrate pads are formed of a conductive metal, the lower surfaces thereof are partly or entirely exposed to the outside of one surface of the package housing so as to be electrically connected, another one or more substrate pads are formed of an insulating substrate including an insulating layer formed thereon, and the lower surfaces of the insulating substrates are partly or entirely exposed to the outside of one surface of the package housing so as to be electrically insulated.
5. The coupled semiconductor package of claim 1, wherein the package housing is formed of an epoxy molding compound (EMC).
6. The coupled semiconductor package of claim 1, wherein another one or more substrate pads are formed of at least one metal layer, at least one insulating layer, and at least one metal layer, which are sequentially stacked.
7. The coupled semiconductor package of claim 6, wherein the insulating layer includes ceramic (Al.sub.2O.sub.3), AlN, or Si.sub.3N.sub.4.
8. The coupled semiconductor package of claim 1, wherein one or more substrate pads and one or more terminals are formed of the same material and connected to each other as in one body.
9. The coupled semiconductor package of claim 1, wherein one or more substrate pads and one or more terminals are separately formed and connected to each other using ultrasonic welding, soldering, or laser welding.
10. The coupled semiconductor package of claim 1, wherein the terminals contain more than 40 weight % of Al with respect to the total weight of the terminals.
11. The coupled semiconductor package of claim 1, wherein the package housing includes one or more penetration holes.
12. The coupled semiconductor package of claim 11, wherein one or more substrate pads include holes that correspond to one or more penetration holes.
13. The coupled semiconductor package of claim 12, further comprising a heat sink combined using a connecting means which penetrates the penetration holes and the holes.
14. The coupled semiconductor package of claim 1, wherein the lower surfaces of one or more substrate pads are exposed to the outside of one surface of the package housing by more than 90% of the area of the lower surfaces of the substrate pads.
15. The coupled semiconductor package of claim 1, wherein the at least one semiconductor chip and the at least one terminal are formed of Au, Al, or Cu as a single material so as to be electrically connected to each other, or formed of a combined material including at least any one of Au, Al, and Cu so as to be electrically connected to each other.
16. The coupled semiconductor package of claim 1, wherein the at least one semiconductor chip and the at least one terminal are electrically connected to each other using a conductive wire.
17. The coupled semiconductor package of claim 1, wherein the at least one semiconductor chip and the at least one terminal are electrically connected to each other using a metal clip.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0025] The above and other features and advantages of the present invention will become more apparent by describing in detail exemplary embodiments thereof with reference to the attached drawings in which:
[0026]
[0027]
[0028]
[0029]
[0030]
[0031]
[0032]
DETAILED DESCRIPTION OF THE INVENTION
[0033] Hereinafter, the present invention will be described in more detail with reference to the accompanying drawings to be easily implemented by those of ordinary skill in the art. This invention may be embodied in many alternate forms and should not be construed as limited to only the exemplary embodiments set forth herein.
[0034] A coupled semiconductor package according to the present invention includes at least two substrate pads 110, at least one semiconductor chip 120 installed on each of the substrate pads 110, at least one terminal 130 each of which is electrically connected to each substrate pad 110 and each semiconductor chip 120, and a package housing 140 covering a part of the at least one semiconductor chip 120 and the at least one terminal 130. Here, lower surfaces of one or more substrate pads 110 are formed to be electrically connected and lower surfaces of another one or more substrate pads 110 are formed to be electrically insulated so that insulation may be partly realized without applying of an insulating material to a heat sink, when the package is joined to the heat sink.
[0035] Hereinafter, the coupled semiconductor package described above will be respectively described in first through third embodiments according to the structure classified by the type of the substrate pads 110 exposed to the outside of the package housing 140.
[0036] The coupled semiconductor package according to the first embodiment of the present invention is described in more detail below with reference to
[0037] Firstly, the substrate pads 110 are lead frames, where the semiconductor chips 120 are installed, and the at least two substrate pads 110 are separately molded in the package housing 140. Also, the lower surfaces of one or more substrate pads 110 are formed to be electrically connected and the lower surfaces of another one or more substrate pads 110 are formed to be electrically insulated.
[0038] As illustrated in
[0039] The lower surfaces of one or more substrate pads 110 may be partly or entirely exposed to the outside of the package housing 140. For example, more than 90% of the area of the lower surfaces of one or more substrate pads 110 is exposed to the outside of one surface of the package housing 140 so as to maximize heat radiation effect.
[0040] In this regard, when insulation of a heat sink is needed, a separate insulating material is not needed to be applied to the heat sink and thus, a process of manufacturing a semiconductor package may be simplified.
[0041] Next, one or more semiconductor chips 120 are installed on each of the substrate pads 110 by using a conductive adhesive interposed therebetween.
[0042] For reference, the conductive adhesive may contain more than 40% of Sn or more than 50% of Ag or Cu, however, the present invention is not limited thereto. Also, a silicon control rectifier (SCR), a power transistor, an insulated gate bipolar transistor (IGBT), a metal-oxide semiconductor field effect transistor (MOSFET), a power rectifier, a power regulator, or a power semiconductor including a combination thereof may be applied as the semiconductor chip 120.
[0043] Next, each of the terminals 130 is electrically connected to each of the substrate pads 110 and each of the semiconductor chips 120 and may include a first terminal 131 electrically connected to the substrate pad 110 and a second terminal 132 electrically connected to the semiconductor chip 120.
[0044] The first terminal 131, which is a lead terminal applying an electric signal to the substrate pad 110, is electrically connected to the substrate pad 110, wherein one or more substrate pads 110 and one or more terminals 130 may be formed of the same material and connected to each other as in one body. Also, one or more substrate pads 110 and one or more terminals 130 may be separately formed and connected to each other using ultrasonic welding, soldering, or laser welding.
[0045] Here, the terminals 130 may contain more than 40 weight % of Al with respect to the total weight of the terminals 130 so that weight lighting may be realized and conductivity may be improved.
[0046] In addition, one or more semiconductor chips 120 and one or more terminals 130 may be formed of Au, Al, or Cu as a single material and electrically connected to each other. Also, one or more semiconductor chips 120 and one or more terminals 130 may be formed of a combined material including at least any one of Au, Al, and Cu and electrically connected to each other. Here, electrical connection may be, for example, a wire.
[0047] Moreover, one or more semiconductor chips 120 and one or more terminals 130 may be electrically connected to each other through a metal clip and thus, electrical stability may be secured.
[0048] Next, the package housing 140 is an insulator for protecting a semiconductor circuit, partially covers one or more semiconductor chips 120 and one or more terminals 130, and may be formed of an epoxy molding compound (EMC). However, the present invention is not limited thereto and the package housing 140 may be formed of polyphenylene sulfide (PPS) or polybutylene terephthalate (PBT).
[0049] The package housing 140 includes at least one penetration hole 141 and the substrate pad 110 includes a hole 111 that corresponds to the penetration hole 141. Accordingly, the package housing 140, the substrate pad 110, and a heat sink may be combined to each other through screw tightening.
[0050] The coupled semiconductor package according to the second embodiment of the present invention is described in more detail below with reference to
[0051] Firstly, the substrate pads 110 are lead frames, where the semiconductor chips 120 are installed, and the at least two substrate pads 110 are separately molded in the package housing 140. Also, the lower surfaces of one or more substrate pads 110 are formed to be electrically connected and the lower surfaces of another one or more substrate pads 110 are formed to be electrically insulated.
[0052] As illustrated in
[0053] The lower surfaces of one or more substrate pads 110 may be partly or entirely exposed to the outside of the package housing 140. For example, more than 90% of the area of the lower surfaces of one or more substrate pads 110 is exposed to the outside of one surface of the package housing 140 so as to maximize heat radiation effect.
[0054] In this regard, when insulation of a heat sink is needed, a separate insulating material is not needed to be applied to the heat sink and thus, a process of manufacturing a semiconductor package may be simplified.
[0055] Next, one or more semiconductor chips 120 are installed on each of the substrate pads 110 by using a conductive adhesive interposed therebetween.
[0056] For reference, the conductive adhesive may contain more than 40% of Sn or more than 50% of Ag or Cu, however, the present invention is not limited thereto. Also, a silicon control rectifier (SCR), a power transistor, an insulated gate bipolar transistor (IGBT), a metal-oxide semiconductor field effect transistor (MOSFET), a power rectifier, a power regulator, or a power semiconductor including a combination thereof may be applied as the semiconductor chip 120.
[0057] Next, each of the terminals 130 is electrically connected to each of the substrate pads 110 and each of the semiconductor chips 120 and may include the first terminal 131 electrically connected to the substrate pad 110 and the second terminal 132 electrically connected to the semiconductor chip 120.
[0058] The first terminal 131, which is a lead terminal applying an electric signal to the substrate pad 110, is electrically connected to the substrate pad 110, wherein one or more substrate pads 110 and one or more terminals 130 may be formed of the same material and connected to each other as in one body. Also, one or more substrate pads 110 and one or more terminals 130 may be separately formed and connected to each other using ultrasonic welding, soldering, or laser welding.
[0059] Here, the terminals 130 may contain more than 40 weight % of Al with respect to the total weight of the terminals 130 so that weight lighting may be realized and conductivity may be improved.
[0060] In addition, one or more semiconductor chips 120 and one or more terminals 130 may be formed of Au, Al, or Cu as a single material and electrically connected to each other. Also, one or more semiconductor chips 120 and one or more terminals 130 may be formed of a combined material including at least any one of Au, Al, and Cu and electrically connected to each other. Here, electrical connection may be, for example, a wire.
[0061] Moreover, one or more semiconductor chips 120 and one or more terminals 130 may be electrically connected to each other through a metal clip and thus, electrical stability may be secured.
[0062] Next, the package housing 140 is an insulator for protecting a semiconductor circuit, partially covers one or more semiconductor chips 120 and one or more terminals 130, and may be formed of an EMC. However, the present invention is not limited thereto and the package housing 140 may be formed of PPS or PBT.
[0063] The package housing 140 includes at least one penetration hole 141 and the substrate pad 110 includes the hole 111 that corresponds to the penetration hole 141. Accordingly, the package housing 140, the substrate pad 110, and a heat sink may be combined to each other through screw tightening.
[0064] The coupled semiconductor package according to the third embodiment of the present invention is described in more detail below with reference to
[0065] Firstly, the substrate pads 110 are lead frames, where the semiconductor chips 120 are installed, and the at least two substrate pads 110 are separately molded in the package housing 140. Also, the lower surfaces of one or more substrate pads 110 are formed to be electrically connected and the lower surfaces of another one or more substrate pads 110 are formed to be electrically insulated.
[0066] That is, as illustrated in
[0067] Here, the insulating layer 110b includes ceramic (Al.sub.2O.sub.3), AlN, or Si.sub.3N.sub.4 and thereby, provides an insulating structure between the metal layer 110a and the metal layer 110c.
[0068] The lower surfaces of one or more substrate pads 110 may be partly or entirely exposed to the outside of the package housing 140. For example, more than 90% of the area of the lower surfaces of one or more substrate pads 110 is exposed to the outside of one surface of the package housing 140 so as to maximize heat radiation effect.
[0069] In this regard, when insulation of a heat sink is needed, a separate insulating material is not needed to be applied to the heat sink and thus, a process of manufacturing a semiconductor package may be simplified.
[0070] Next, one or more semiconductor chips 120 are installed on each of the substrate pads 110 by using a conductive adhesive interposed therebetween.
[0071] For reference, the conductive adhesive may contain more than 40% of Sn or more than 50% of Ag or Cu, however, the present invention is not limited thereto. Also, a silicon control rectifier (SCR), a power transistor, an insulated gate bipolar transistor (IGBT), a metal-oxide semiconductor field effect transistor (MOSFET), a power rectifier, a power regulator, or a power semiconductor including a combination thereof may be applied as the semiconductor chip 120.
[0072] Next, each of the terminals 130 is electrically connected to each of the substrate pads 110 and each of the semiconductor chips 120 and may include the first terminal 131 electrically connected to the substrate pad 110 and the second terminal 132 electrically connected to the semiconductor chip 120.
[0073] The first terminal 131, which is a lead terminal applying an electric signal to the substrate pad 110, is electrically connected to the substrate pad 110, wherein one or more substrate pads 110 and one or more terminals 130 may be formed of the same material and connected to each other as in one body. Also, one or more substrate pads 110 and one or more terminals 130 may be separately formed and connected to each other using ultrasonic welding, soldering, or laser welding.
[0074] Here, the terminals 130 may contain more than 40 weight % of Al with respect to the total weight of the terminals 130 so that weight lighting may be realized and conductivity may be improved.
[0075] In addition, one or more semiconductor chips 120 and one or more terminals 130 may be formed of Au, Al, or Cu as a single material and electrically connected to each other. Also, one or more semiconductor chips 120 and one or more terminals 130 may be formed of a combined material including at least any one of Au, Al, and Cu and electrically connected to each other. Here, electrical connection may be, for example, a wire.
[0076] Moreover, one or more semiconductor chips 120 and one or more terminals 130 may be electrically connected to each other through a metal clip and thus, electrical stability may be secured.
[0077] Next, the package housing 140 is an insulator for protecting a semiconductor circuit, partially covers one or more semiconductor chips 120 and one or more terminals 130, and may be formed of an epoxy molding compound (EMC). However, the present invention is not limited thereto and the package housing 140 may be formed of a polyphenylene sulfide (PPS) or polybutylene terephthalate (PBT).
[0078] The package housing 140 includes at least one penetration hole 141 and the substrate pad 110 includes the hole 111 that corresponds to the penetration hole 141. Accordingly, the package housing 140, the substrate pad 110, and a heat sink may be combined to each other through screw tightening.
[0079] According to the coupled semiconductor package described above, at least two substrate pads are molded in the package housing having a single structure, wherein a part of the substrate pads is exposed and the other part of the substrate pads is not exposed. Accordingly, partial insulation may be economically realized without applying an insulating material to the heat sink, when the package is joined to the heat sink. Also, a part of the substrate pads is formed of an insulating substrate or a DBC substrate and thereby, at least two substrate pads are exposed so that partial insulation may be economically realized without applying an insulating material to the heat sink, when the package is joined to the heat sink.
[0080] According to the present invention, at least two substrate pads are molded in the package housing having a single structure, wherein a part of the substrate pads is exposed and the other part of the substrate pads is not exposed. Accordingly, partial insulation may be economically realized without applying an insulating material to the heat sink, when the package is joined to the heat sink.
[0081] In addition, a part of the substrate pads is formed of an insulating substrate or a DBC substrate and thereby, at least two substrate pads are exposed so that partial insulation may be economically realized without applying an insulating material to the heat sink.
[0082] While the present invention has been particularly shown and described with reference to exemplary embodiments thereof, it will be understood by those of ordinary skill in the art that various changes in form and details may be made therein without departing from the spirit and scope of the present invention as defined by the following claims.