METHOD OF INTEGRATING CAPACITORS IN SEMICONDUCTOR DEVICES AND CORRESPONDING DEVICE
20170250128 · 2017-08-31
Inventors
Cpc classification
H01L2924/00012
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L21/4825
ELECTRICITY
International classification
Abstract
In an embodiment, a method of integrating capacitors in semiconductor devices includes: providing a lead-frame for a semiconductor device, the lead-frame including one or more electrically conductive areas, forming a dielectric layer over the electrically conductive area or areas, forming an electrically conductive layer over the dielectric layer thus forming one or more capacitors including the dielectric layer sandwiched between an electrically conductive area and the electrically conductive layer, and arranging a semiconductor die onto the lead-frame by providing electrical contact between the semiconductor die and the electrically conductive layer.
Claims
1. A method, comprising: forming a capacitor, wherein forming the capacitor includes: forming a dielectric layer on an electrically conductive area of a lead-frame, and forming an electrically conductive layer on said dielectric layer, wherein forming the electrically conductive layer includes sandwiching said dielectric layer between said electrically conductive area and said electrically conductive layer, and arranging a semiconductor die onto said lead-frame and electrically connecting said semiconductor die to said electrically conductive layer.
2. The method of claim 1, wherein forming said dielectric layer includes screen printing or jet printing.
3. The method of claim 1, wherein forming said electrically conductive layer includes providing said electrically conductive layer by screen printing.
4. The method of claim 1, including sintering or curing at least one of said dielectric layer and said electrically conductive layer.
5. The method of claim 1, wherein electrically connecting said semiconductor die to said electrically conductive layer includes forming at least one bump in contact with the semiconductor die and the electrically conductive layer.
6. The method of claim 1, wherein arranging said semiconductor die onto said lead-frame includes placing the semiconductor die in electrical contact with said electrically conductive layer in an unsintered or uncured state, and the method further comprises: sintering or curing said electrically conductive layer.
7. The method of claim 1, including selecting said electrically conductive area out of: a central area of said lead-frame, and a peripheral area of said lead-frame, wherein sandwiching the dielectric layer includes sandwiching the dielectric layer between the selected electrically conductive area and the electrically conductive layer.
8. The method of claim 1, including: selecting said electrically conductive area as a peripheral area of said lead-frame, and i) connecting to ground said peripheral area of said lead-frame, and/or ii) providing electrical insulation between said peripheral area and a central area of said lead-frame.
9. The method of claim 1, wherein said electrically conductive area is a recessed area of said lead-frame, said recessed area housing said dielectric layer and said electrically conductive layer.
10. The method of claim 1, including molding an electrically insulating layer onto said semiconductor die arranged onto said lead-frame.
11. A semiconductor device, comprising: a lead-frame including an electrically conductive area, a dielectric layer formed on said electrically conductive area, an electrically conductive layer formed on said dielectric layer, said dielectric layer being sandwiched between said electrically conductive area and said electrically conductive layer, the electrically conductive area, dielectric area, and electrically conductive layer forming a capacitor integrated in the device, and a semiconductor die arranged onto said lead-frame and electrically connected to said electrically conductive layer.
12. The semiconductor device of claim 11, further comprising at least one conductive bump in contact with the semiconductor die and the electrically conductive layer.
13. The semiconductor device of claim 11, wherein said electrically conductive area is a central area of said lead-frame.
14. The semiconductor device of claim 11, wherein said electrically conductive area is a peripheral area of the lead-frame, the semiconductor device further comprising: electrical insulation between said peripheral area and a central area of said lead-frame.
15. The semiconductor device of claim 11, wherein said electrically conductive area is a recessed area of said lead-frame, said recessed area housing said dielectric layer and said electrically conductive layer.
16. The semiconductor device of claim 11, further comprising an electrically insulating layer molded onto said semiconductor die.
17. A method, comprising: forming a capacitor, wherein forming the capacitor includes: forming a dielectric layer on an electrically conductive area of a lead-frame, and forming an electrically conductive layer on said dielectric layer, wherein forming the electrically conductive layer includes sandwiching said dielectric layer between said electrically conductive area and said electrically conductive layer; arranging a semiconductor die onto said lead-frame after forming the capacitor; and electrically connecting said semiconductor die to said electrically conductive layer.
18. The method of claim 17, wherein: forming said dielectric layer includes printing said dielectric layer directly onto the electrically conductive area of the lead-frame; and forming said electrically conductive layer includes printing said electrically conductive layer directly onto the dielectric layer.
19. The method of claim 17, wherein electrically connecting said semiconductor die to said electrically conductive layer includes forming at least one bump in contact with the semiconductor die and the electrically conductive layer.
20. The method of claim 17, wherein arranging said semiconductor die onto said lead-frame includes placing the semiconductor die in electrical contact with said electrically conductive layer in an unsintered or uncured state, and the method further comprises sintering or curing said electrically conductive layer.
Description
BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWINGS
[0027] One or more embodiments will now be described, purely by way of example, with reference to the annexed figures, in which:
[0028]
[0029]
[0030]
[0031]
[0032]
[0033] It will be appreciated that, for the sake of clarity, various figures may not be reproduced to a same scale.
DETAILED DESCRIPTION
[0034] In the ensuing description, one or more specific details are illustrated, aimed providing an in-depth understanding of examples of embodiments of this disclosure. The embodiments may be obtained by one or more of the specific details or with other methods, components, materials, and so on. In other cases, known structures, materials or operations are not illustrated or described in detail so that certain aspects of embodiment will not be obscured.
[0035] Reference to “an embodiment” or “one embodiment” in the framework of the present description is intended to indicate a particular configuration, structure, characteristic described in relation to the embodiment is compliance in at least one embodiment. Hence, phrases such as “in an embodiment” or “in one (or more) embodiments” that may be present in one or more points in the present description do not necessarily refer to one and the same embodiment. Moreover, particular conformation, structures or characteristics as exemplified in connection with any of the figures may be combined in any other quite way in one or more embodiments as possibly exemplified in other figures.
[0036] The references used herein are provided merely for convenience and hence do not define the extent of protection or the scope of the embodiment.
[0037] One or more embodiments as exemplified herein may be applied to manufacturing semiconductor devices (e.g., integrated circuits) by resorting, e.g., to Flip-Chip (FC) technology as used, for instance, in producing Quad Flat No-Lead (QFN) integrated circuits.
[0038] As schematically represent in
[0039] In one or more embodiments (see, e.g., the cross sectional view of
[0040] In one or more embodiments a recessed portion 14 may be etched (by any standard etching process) to approximately half the thickness of the lead-frame 10, e.g., to a depth of 50 microns (50.Math.10.sup.−6 m).
[0041]
[0042] In one or more embodiments the dielectric layer 16 may include plural portions separated by gaps therebetween.
[0043] In one or more embodiments as exemplified herein, the dielectric layers 16 may include four “lands” arranged in a square matrix-like arrangement and separated by a cross-like pattern of gaps. It will be otherwise appreciated that such arrangement is merely exemplary and not mandatory.
[0044] Techniques for producing the dielectric layer 16 may include, e.g., screen printing or jet printing, possibly followed by curing such as UV curing.
[0045] An exemplary dielectric material for use in one or more embodiments may include the UV-curable dielectric sold under the trade name of DuPont 5018 by DuPont Microcircuit Materials of Research Triangle Park, NC, USA. Such material lends itself to being printed with a thickness of 20+/−10 micron (20+/−10×10.sup.−6 m).
[0046] Another exemplary dielectric material for use in one or more embodiments may include the jet-printable material sold under the trade name of RAYBRID™ by Toray of Big Beaver Road, Troy, Mich., USA.
[0047] Such material can be jet-printed with the thickness of 6+/−2 microns (6+/−2×10.sup.−6 m).
[0048]
[0049] In one or more embodiments, the conductive layer 18 may include a screen-printed conductive layer.
[0050] An exemplary conductive material for use in one or more embodiments may include the material sold under the trade name Ormet DAP 689 available with Ormet Circuits, Inc., Nancy Ridge Drive, San Diego Calif., USA.
[0051] Such a conductive layer 18 may be screen-printed with a thickness of 25+/−10 microns (25+/−10.Math.10.sup.−6 m).
[0052] In one or more embodiments, with the area 14 being recessed, the area 14 may house the dielectric layer 16 and the electrically conductive layer 18.
[0053]
[0056] The connections 20a, 20b may be formed by a variety of technologies.
[0057] Connection technologies suitable for use in one or more embodiments may include flip chip attach techniques (e.g., Sn/Ag/Cu or SAC bumps), possibly including oven reflow (e.g., at 260° C. peak temperature) to sinter the conductive layer 18 and to reflow the SAC bumps.
[0058]
[0059]
[0060]
[0061]
[0062]
[0063] For instance,
[0064] The same materials previously exemplified in connection with the layers 16 and 18 may be used in producing the dielectric layer 126 and the conductive layer 128 to form a capacitor including the dielectric layer 126 sandwiched between the conductive layer 128 and the pad 120.
[0065]
[0066] The sequence of
[0067] Both options exemplified in
[0068]
[0069] As exemplified in the cross-sectional view of
[0070]
[0071]
[0072] Throughout
[0073] In brief, the sequence of
[0074]
[0075] Such a structure again exhibits a capacitor including a dielectric layer 16 sandwiched between an electrically conductive (e.g., copper) die pad 10 and a similarly electrically conductive layer 18.
[0076]
[0077] In one or more embodiments, the die 20 may be mounted onto a still un-cured conductive layer 18, e.g., with subsequent surface-mount (SMT) reflow and conductive material sintering performed in one step (“one shot”). Also, the capability of controlling the bump height H as exemplified in
[0078]
[0079] Without prejudice to the underlying principles, the details and the embodiments may vary, even significantly, with respect of what has been disclosed by way of example only without departing from of the extent of protection.
[0080] The various embodiments described above can be combined to provide further embodiments. These and other changes can be made to the embodiments in light of the above-detailed description. In general, in the following claims, the terms used should not be construed to limit the claims to the specific embodiments disclosed in the specification and the claims, but should be construed to include all possible embodiments along with the full scope of equivalents to which such claims are entitled. Accordingly, the claims are not limited by the disclosure.