METHOD OF MANUFACTURING SEMICONDUCTOR DEVICES AND CORRESPONDING DEVICE
20170221840 · 2017-08-03
Inventors
- Andrea Paleari (Brugherio, IT)
- Antonella Milani (Cusano Milanino, IT)
- Lucrezia Guarino (Milano, IT)
- Federica Ronchi (Bellusco, IT)
Cpc classification
H01L21/76885
ELECTRICITY
H01L21/768
ELECTRICITY
H01L2224/0401
ELECTRICITY
H01L2224/03914
ELECTRICITY
H01L2224/05568
ELECTRICITY
H01L23/53238
ELECTRICITY
H01L2224/05566
ELECTRICITY
H01L2224/05186
ELECTRICITY
H01L2224/03015
ELECTRICITY
H01L2224/05548
ELECTRICITY
H01L24/00
ELECTRICITY
H01L2224/02372
ELECTRICITY
H01L21/76852
ELECTRICITY
H01L2224/05008
ELECTRICITY
H01L23/52
ELECTRICITY
H01L24/02
ELECTRICITY
International classification
Abstract
In one embodiment, a method manufactures a semiconductor device including metallizations having peripheral portions with one or more underlying layers having marginal regions extending facing the peripheral portions. The method includes: providing a sacrificial layer to cover the marginal regions of the underlying layer, providing the metallizations while the marginal regions of the underlying layer are covered by the sacrificial layer, and removing the sacrificial layer so that the marginal regions of the underlying layer extend facing the peripheral portions in the absence of contact interface therebetween, thereby avoiding thermo-mechanical stresses.
Claims
1.-9. (canceled)
10. A semiconductor device, comprising: a first layer having a marginal region; metallizations having peripheral portions facing the marginal region of said first layer without contacting the marginal region.
11. The semiconductor device of claim 10, wherein said metallizations include: a metallization body, and an outer surface coating on said body, wherein said marginal region faces said peripheral portions without a contact interface with both said metallization body and said outer surface coating.
12. The semiconductor device of claim 11, further comprising a barrier layer underlying said metallization body and adjoining said outer surface coating, the barrier layer and output surface coating together completely surround said metallization body.
13. The semiconductor device of claim 11, wherein said first layer includes a passivation layer and a barrier layer on the passivation layer.
14. The semiconductor device of claim 13, wherein said barrier layer extends under said metallization body.
15. The semiconductor device of claim 13, wherein said barrier layer extends on said passivation layer only at said marginal region.
16. The semiconductor device of claim 13, wherein: said passivation layer include a dielectric passivation layer, and/or said barrier layer includes titanium tungsten.
17. The semiconductor device of claim 10, wherein said metallizations include Cu-RDL metallizations.
18. A semiconductor device, comprising: a dielectric layer; a passivation layer on the dielectric layer, the passivation layer having a marginal region; a first metallization layer extending in a via through the passivation layer; and a second metallization layer coating a top surface of the first metallization layer and having a peripheral portion coating a side surface of the first metallization layer, the peripheral portion having an end that faces the marginal region of the passivation layer without contacting the marginal region.
19. The semiconductor device of claim 18, further comprising a barrier layer underlying the first metallization layer and adjoining the second metallization layer, the barrier layer and second metallization layer together encapsulating the first metallization layer.
20. The semiconductor device of claim 18, further comprising a third metallization layer coating outside surfaces of the second metallization layer, the third metallization layer having a peripheral portion coating the peripheral portion of the second metallization layer and having an end that faces the marginal region of the passivation layer without contacting the marginal region.
21. The semiconductor device of claim 18, wherein: the passivation layer extends lengthwise in a first direction; the peripheral portion of the second metallization layer extends lengthwise in a second direction perpendicular to the first direction and has an end face; and the end face of the peripheral portion of the second metallization layer faces the marginal region of the passivation layer and is spaced apart from the marginal region by a gap.
22. The semiconductor device of claim 18, further comprising a barrier layer underlying said first metallization layer, extending on the marginal region of the passivation layer, and spaced apart from the second metallization layer.
23. The semiconductor device of claim 18, further comprising: a first barrier layer underlying said first metallization layer and contacting the second metallization layer, the barrier layer and second metallization layer together encapsulating the first metallization layer; and a second barrier layer underlying the first barrier layer and contacting the second metallization layer, where one of the first and second barrier layers is a conductive layer and one of the first and second barrier layers is an insulating layer.
24. A semiconductor device, comprising: a passivation layer having a marginal region; a first metallization layer extending in a via through the passivation layer; a first conductive barrier layer extending in the via, underlying said first metallization layer, and extending on the marginal region of the passivation layer; and a second conductive barrier layer extending in the via and on the marginal region of the passivation layer between the first metallization and the first conductive barrier layer, the first conductive barrier layer having a first portion positioned in the via and a second portion positioned on the marginal region of the passivation layer and spaced apart from the second barrier region by a gap.
25. The semiconductor device of claim 24, further comprising a second metallization layer coating a top surface of the first metallization layer and having a peripheral portion coating a side surface of the first metallization layer, the peripheral portion having an end that faces the marginal region of the passivation layer without contacting the marginal region.
26. The semiconductor device of claim 25, wherein the second conductive barrier layer contacts the second metallization layer, the second conductive barrier layer and second metallization layer together encapsulating the first metallization layer.
27. The semiconductor device of claim 25, further comprising a third metallization layer coating outside surfaces of the second metallization layer, the third metallization layer having a peripheral portion coating the peripheral portion of the second metallization layer and having an end that faces the marginal region of the passivation layer without contacting the marginal region.
28. The semiconductor device of claim 25, wherein: the passivation layer extends lengthwise in a first direction; the peripheral portion of the second metallization layer extends lengthwise in a second direction perpendicular to the first direction and has an end face; and the end face of the peripheral portion of the second metallization layer faces the marginal region of the passivation layer and is spaced apart from the marginal region by the gap.
29. The semiconductor device of claim 24, further comprising a dielectric barrier layer having a first portion positioned between and contacting the first and second conductive barrier layers in the via and a second portion positioned between the first and second conductive barrier layers above the marginal region of the passivation layer, the second portion of the dielectric barrier layer being spaced apart from the first conductive barrier layer.
Description
BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE FIGURES
[0021] One or more embodiments will now be described, purely by way of example, with reference to the annexed figures, in which:
[0022]
[0023]
[0024] It will be appreciated that for the sake of clarity of representation certain features of the figures (e.g., layer thicknesses) may not be drawn to a same scale.
DETAILED DESCRIPTION
[0025] In the ensuing description, one or more specific details are illustrated, aimed at providing an in-depth understanding of examples of embodiments. The embodiments may be obtained without one or more of the specific details, or with other methods, components, materials, etc. In other cases, known structures, materials, or operations are not illustrated or described in detail so that certain aspects of embodiments will not be obscured.
[0026] Reference to “an embodiment” or “one embodiment” in the framework of the present description is intended to indicate that a particular configuration, structure, or characteristic described in relation to the embodiment is comprised in at least one embodiment. Hence, phrases such as “in an embodiment” or “in one embodiment” that may be present in one or more points of the present description do not necessarily refer to one and the same embodiment. Moreover, particular conformations, structures, or characteristics may be combined in any adequate way in one or more embodiments.
[0027] The references used herein are provided merely for convenience and hence do not define the extent of protection or the scope of the embodiments.
[0028] Stress reduction in semiconductor devices such as, e.g., integrated circuits (ICs) represents an extensive area of technical investigation.
[0029] U.S. Pat. No. 8,476,762 is exemplary of related activity. That document discloses a method of manufacturing a lead-free Controlled Collapse Chip Connection (C4) with a Ball Limiting Metallurgy (BLM) structure for semiconductor chip packaging that reduce chip-level cracking during the Back End of Line (BEOL) processes of chip-join cool-down. An edge of the BLM structure that is subject to tensile stress during chip-join cool down is protected from undercut of a metal seed layer, caused by wet etch of the chip to remove metal layers from the chip's surface and solder reflow, by an electroplated barrier layer, which covers a corresponding edge of the metal seed layer.
[0030]
[0031] In one or more embodiments, the steps exemplified in
[0035]
[0036]
[0037]
[0038]
[0039] It will be appreciated that due to the presence of the un-etched nitride 26 remaining under the mask 28, both layers 30 and 32 exhibit a step-like formation at 300.
[0040]
[0041] In one or more embodiments the mask 34 may be laterally offset (recessed), e.g., approximately 1 micron (1×10.sup.−6 m) with respect to the formation 300.
[0042]
[0043]
[0044] It will be appreciated that, due to the presence of the step-like formation at 300, the TiW layer 30 at the periphery of the metallization 36 is kept at a distance from the TiW barrier 24 by the (so far) un-etched dielectric 26.
[0045]
[0046] In one or more embodiments, the capping layer 38, 40 may have a thickness of, e.g., approximately 2 micron (2×10.sup.−6 m).
[0047] Again, it will be appreciated that, due to presence of the un-etched nitride 26, the capping layer 38, 40 on the outer surface of the metallization 36 is kept at a distance from the first barrier layer 24.
[0048]
[0049]
[0050] In one more embodiments as exemplified herein the second barrier layer 30 may contact the capping layer 38 to encapsulate the metallization 36.
[0051]
[0052] The other process steps exemplified in
[0059]
[0060] Again, this avoids the possible formation of a high thermo-mechanical stress, with the ensuing drawbacks discussed in the introductory portion of this description. In one more embodiments as exemplified in
[0061] It will be otherwise appreciated that the specific choices of material as exemplified in the foregoing are primarily related to certain process embodiments, e.g., in connections with the RDL process. In one or more embodiments, different implementation options may dictate, e.g., different choices of materials and/or layer thicknesses.
[0062] One or more embodiments may thus provide a method of manufacturing semiconductor devices including metallizations (e.g., 36, 38, 40) having peripheral portions with at least one underlying layer (e.g., 20, 24) having marginal regions extending facing said peripheral portions.
[0063] In one or more embodiments the method may include: [0064] providing a sacrificial layer (e.g., 26) to cover said marginal regions of said at least one underlying layer, [0065] providing said metallizations while said marginal regions of said at least one underlying layer are covered by said sacrificial layer, and [0066] removing said sacrificial layer whereby said marginal regions of said at least one underlying layer extend facing said peripheral portions in the absence of contact interface therebetween.
[0067] In one or more embodiments the metallizations may include: [0068] a metallization body (e.g., 36), preferably including copper, and [0069] an outer surface coating or “capping” (e.g., 38, 40) of said body, said coating preferably including at least one of a nickel layer and a palladium layer, wherein said marginal regions extend facing said peripheral portions in the absence of contact interface with both said metallization body and said outer surface coating.
[0070] One or more embodiments may include providing a barrier layer (e.g., 30, 30a), preferably including TiN and TiW, underlying said metallization body (36) and adjoining said outer surface coating to provide full coverage of said metallization body, wherein said barrier layer (e.g., 30, 30a) is provided (see, e.g.,
[0071] One or more embodiments may include providing said at least one underlying layer as a passivation layer (e.g., 20), preferably having provided thereon a respective barrier layer (e.g., 24).
[0072] One or more embodiments may include providing said respective barrier layer on said passivation layer as a layer extending underlying said metallization body, with said sacrificial layer provided to cover said respective barrier layer at said marginal regions of said at least one underlying layer (see, e.g.,
[0073] One or more embodiments may include removing said respective barrier layer from said passivation layer other than at said marginal regions (see, e.g.,
[0074] In one or more embodiments: [0075] said passivation layer may include a nitride passivation layer, and/or [0076] said respective barrier layer (24) may include a TiW barrier.
[0077] In one or more embodiments, said sacrificial layer (e.g., 26) may include silicon nitride.
[0078] In one or more embodiments, said metallizations may include Cu-RDL metallizations.
[0079] One or more embodiments may provide a semiconductor device including metallizations having peripheral portions with at least one underlying layer having marginal regions extending facing said peripheral portions wherein said marginal regions of said at least one underlying layer extend facing said peripheral portions in the absence of contact interface therebetween.
[0080] Without prejudice to the underlying principles, the details and embodiments may vary, even significantly, with respect to what has been disclosed merely by way of example, without departing from the extent of protection.
[0081] The various embodiments described above can be combined to provide further embodiments. These and other changes can be made to the embodiments in light of the above-detailed description. In general, in the following claims, the terms used should not be construed to limit the claims to the specific embodiments disclosed in the specification and the claims, but should be construed to include all possible embodiments along with the full scope of equivalents to which such claims are entitled. Accordingly, the claims are not limited by the disclosure.