Normally-off gallium oxide field-effect transistor structure and preparation method therefor
11456387 · 2022-09-27
Assignee
Inventors
- Yuanjie Lv (Shijiazhuang, CN)
- Yuangang Wang (Shijiazhuang, CN)
- Xingye Zhou (Shijiazhuang, CN)
- Xin Tan (Shijiazhuang, CN)
- Xubo Song (Shijiazhuang, CN)
- Shixiong Liang (Shijiazhuang, CN)
- Zhihong Feng (Shijiazhuang, CN)
Cpc classification
H01L29/66969
ELECTRICITY
H01L29/24
ELECTRICITY
H01L29/7869
ELECTRICITY
International classification
H01L29/786
ELECTRICITY
H01L29/24
ELECTRICITY
H01L21/477
ELECTRICITY
H01L29/40
ELECTRICITY
Abstract
The disclosure provides a normally-off gallium oxide field-effect transistor structure and a preparation method therefor, and relates to the technical field of semiconductor device. The normally-off gallium oxide field-effect transistor structure comprises a substrate layer and an n-type doped gallium oxide channel layer from bottom to top. The n-type doped gallium oxide channel layer is provided with a source, a drain, and a gate. The gate is located between the source and the drain. A no-electron channel region is provided in the n-type doped gallium oxide channel layer located below the gate.
Claims
1. A preparation method for a normally-off gallium oxide field-effect transistor structure, wherein the preparation method comprises: providing a substrate layer; forming a n-type doped gallium oxide channel layer on the substrate layer; depositing a mask layer on the n-type doped gallium oxide channel layer, the mask layer being a metal or an insulating medium; removing the mask layer on a portion of the n-type doped gallium oxide channel layer by utilizing a photoetching, developing, dry etching or wet etching method, whereby obtaining a remaining mask layer on the n-type doped gallium oxide channel layer and exposing the portion of the n-type doped gallium oxide channel layer; performing a high-temperature annealing in an oxygen atmosphere to form an annealed region within the portion of the n-type doped gallium oxide channel layer; removing the remaining mask layer after performing the high-temperature annealing; forming a gate on the annealed region; and forming a source and a drain on the n-type doped gallium oxide channel layer, the gate being located between the source and the drain.
2. The preparation method of claim 1, wherein the high-temperature annealing is performed at a temperature of 300° C.-1300° C., and a time period of the high-temperature annealing is greater than or equal to 30 seconds.
3. The preparation method of claim 1, wherein a length of the annealed region is less than or equal to a length of the gate.
4. The preparation method of claim 1, wherein one or more annealed regions are provided in the n-type doped gallium oxide channel layer, a number of the one or more annealed regions is an integer greater than or equal to 1, and wherein the normally-off gallium oxide field-effect transistor structure comprises one or more gates, and a number of the one or more gates is an integer greater than or equal to 1, and the one or more annealed regions are all located below the one or more gates.
5. The preparation method of claim 1, wherein the substrate layer is at least one layer of a semiconductor material, a metal material or an insulating medium, the substrate layer connected to the n-type doped gallium oxide channel layer being an insulating medium layer.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) In order to more clearly illustrate the technical solutions in the embodiments of the present application, the embodiments or the drawings used in the prior art description will be briefly described below, and it is obvious that the drawings in the following description are only some embodiments of the present application, and that other drawings can be obtained from these drawings without involving any inventive effort for a person skilled in the art.
(2)
(3)
(4) In the drawings:
(5) 1—substrate layer; 11—sapphire substrate layer; 12—gallium oxide channel layer; 2—n-type doped gallium oxide channel layer; 21—first n-type doped gallium oxide channel layer; 22—second n-type doped gallium oxide channel layer; 3—source; 4—gate; 5—drain; 6—no-electron channel region; 7—gate medium layer; 8—passivation layer; 9—gate field plate, 10—mask layer.
(6) Corresponding numerals and symbols in the different figures generally refer to corresponding parts unless otherwise indicated. The figures are drawn to clearly illustrate the relevant aspects of the various embodiments and are not necessarily drawn to scale.
DETAILED DESCRIPTION OF ILLUSTRATIVE EMBODIMENTS
(7) The making and using of the embodiments of this disclosure are discussed in detail below. It should be appreciated, however, that the concepts disclosed herein can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative, and do not limit the scope of the claims.
(8) In order to clearly understand the technical problems to be solved by the present application, technical solutions and beneficial effects, the present application is described in further detail with reference to the accompanying drawings and embodiments. It should be understood that the specific embodiments described herein are merely illustrative of the present application and are not intended to be limiting thereof.
(9) With reference to
(10) Compared with the prior art, the normally-off gallium oxide field-effect transistor structure provided by the disclosure does not require a dry etching process, and thus avoids the problems of rough surface, material damage, non-uniform etching and the like caused by etching, which is favorable for reducing the leakage characteristic of the device, improving the voltage resistance characteristic and the switching characteristic of the device, simultaneously improving the uniformity of the threshold voltage of the device and large-scale production.
(11) With reference to
(12) With reference to
(13) With reference to
(14) With reference to
(15) With reference to
(16) With reference to
(17) With reference to
(18) With reference to
(19) With reference to
(20) With reference to
(21) With reference to
(22) With reference to
(23) The disclosure also provides a preparation method for the normally-off gallium oxide field-effect transistor structure, and the preparation method includes:
(24) depositing a mask layer 10 on the n-type doped gallium oxide channel layer 2, the mask layer 10 being a metal or an insulating medium;
(25) removing the mask layer 10 above the no-electron channel region 6 to be manufactured by utilizing a photoetching, developing, dry etching or wet etching method; and
(26) performing high-temperature annealing in an oxygen atmosphere to form a no-electron channel region 6.
(27) The high-temperature annealing is performed at a temperature of 300° C.-1300° C., and a time period of the high-temperature annealing is greater than or equal to 30 seconds.
(28) The preparation method has the beneficial effects that a dry etching process is not required, and the problems of surface roughness, material damage, non-uniform etching and the like caused by etching are avoided. The leakage characteristic of the device is favorably reduced, and the voltage resistance characteristic and the switching characteristic of the device are improved, meanwhile the uniformity of the threshold voltage of the device can be improved, and the large-scale production is facilitated. In addition, the defects of materials in the mask region can be repaired through high-temperature annealing, and the device performance is expected to be further improved.
(29) The foregoing description is of embodiments of the disclosure and is not intended to limit the disclosure, but on the contrary, the disclosure is to cover all modifications, equivalents, and alternatives within the spirit and principle of the present application into the scope of protection of the disclosure.
(30) Although embodiments of the present disclosure have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the disclosure as defined by the appended claims.
(31) Moreover, the scope of the present disclosure is not intended to be limited to the particular embodiments described here. As one of ordinary skill in the art will readily appreciate from the disclosure of the present disclosure that processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, may perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps.