ELECTRONIC CIRCUIT AND METHOD FOR MOUNTING ELECTRONIC CIRCUIT
20170323729 · 2017-11-09
Assignee
Inventors
Cpc classification
H01G4/38
ELECTRICITY
H05K2201/10689
ELECTRICITY
H01G4/40
ELECTRICITY
H01G2/06
ELECTRICITY
H01G17/00
ELECTRICITY
International classification
H01G4/40
ELECTRICITY
H01G17/00
ELECTRICITY
Abstract
There has been a problem of generating anti-resonance between a three-terminal capacitor and a capacitor when the three-terminal capacitor and the capacitor are mounted. In order to solve the problem, this electronic circuit includes: a capacitor and a three-terminal capacitor, which are connected to a power supply terminal of a circuit component, and a power supply, and which are connected in parallel to each other between the power supply and ground; and a resistor that is connected in series between the ground and a ground terminal of the three-terminal capacitor and/or the capacitor.
Claims
1. An electronic circuit comprising: a capacitor and a three-terminal capacitor that are connected to a power supply terminal of a circuit component and a power supply, and are connected in parallel to each other between the power supply and ground; and a resistor that is connected in series between the ground and a ground terminal of at least one of the three-terminal capacitor and the capacitor.
2. The electronic circuit according to claim 1, wherein, between the circuit component and the three-terminal capacitor, the capacitor is connected to the ground.
3. The electronic circuit according to claim 1, wherein, as the capacitor, a plurality of capacitors are provided.
4. The electronic circuit according to claim 1, comprising a wiring layer of a power supply wiring that is mounted in a printed wiring board where the electronic circuit is mounted, and that makes connection to the circuit component from the three-terminal capacitor, wherein the wiring layer is formed on a same wiring surface as a wiring layer where the three-terminal capacitor is mounted.
5. The electronic circuit according to claim 1, comprising a wiring layer of a power supply wiring that is mounted in a printed wiring board where the electronic circuit is mounted, and that makes connection to the circuit component from the three-terminal capacitor, wherein the wiring layer is formed in a layer different from a wiring layer where the three-terminal capacitor is mounted.
6. A method for mounting an electronic circuit, the method comprising: connecting a capacitor and a three-terminal capacitor to a power supply terminal of a circuit component and a power supply, and connecting the capacitor and the three-terminal capacitor in parallel to each other between the power supply and ground; and connecting a resistor in series between the ground and a ground terminal of at least one of the three-terminal capacitor and the capacitor.
7. The method for mounting an electronic circuit according to claim 6, comprising, between the circuit component and the three-terminal capacitor, connecting the capacitor to the ground.
8. The method for mounting an electronic circuit according to claim 6, wherein, as the capacitor, a plurality of capacitor are provided.
Description
BRIEF DESCRIPTION OF DRAWINGS
[0022]
[0023]
[0024]
[0025]
[0026]
[0027]
[0028]
[0029]
DESCRIPTION OF EMBODIMENTS
First Example Embodiment
[0030] A first example embodiment for embodying the present invention is described in detail with reference to the drawings.
[0031]
[0032] The electronic circuit 1 is configured to include a circuit component 10, a capacitor 20, a three-terminal capacitor 30, a resistor 40, and a power supply 50. The electronic circuit 1 is a decoupling circuit providing the power supply 50 to the circuit component 10, and suppressing influence of a noise between circuits.
[0033] The circuit component 10 is, for example, an integrated circuit (IC), large scale integration (LSI), or the like.
[0034] The capacitor 20 is, for example, a laminated ceramic capacitor chip or the like used for decoupling, and is a two-terminal structure including two external output terminals. The number of the capacitors 20 mounted between the circuit component 10 and the three-terminal capacitor 30 is one in the example of
[0035] The three-terminal capacitor 30 is, for example, a three-terminal laminated ceramic capacitor chip. The three-terminal capacitor 30 is described in detail, using
[0036] The resistor 40 is a chip of an electric resistive component, for example.
[0037] In the electronic circuit 1 in
[0038] Despite that, the following description is made citing as an example a case where the three-terminal capacitor 30 is connected to the ground via the resistor 40 as illustrated in
[0039]
[0040] As illustrated in
[0041] A RLC circuit 304 representing the equivalent circuit of the three-terminal capacitor 30 is illustrated on the lower side in
[0042] Incidentally, before a circuit configuration of the three-terminal capacitor 30 is described, the equivalent circuit of a two-terminal capacitor 305 such as the capacitor 20 or the like is described first, using
[0043]
[0044] As illustrated in
[0045] A RLC circuit 309 representing the equivalent circuit of the two-terminal capacitor 305 is illustrated on the lower side in
[0046] Next, the equivalent circuit of the three-terminal capacitor 30 is represented by the RLC circuit 304 of
[0047] Incidentally, assuming that capacitance is C, and equivalent series inductance is L, a capacitor property generally has a boundary at
resonance frequency f=1/{2π√(LC)}
between a low-frequency region where a capacitance property becomes dominant and a high-frequency region where an inductance property becomes dominant.
[0048] Generally, when capacitors having different capacitance are connected in parallel, because of a difference in a resonance frequency, a property of this circuit becomes equivalent, at an intersection point of property curves, to that of parallel connection of inductance L of one of the capacitors and capacitance C of the other of the capacitors. The combined impedance is given by
combined impedance=jωL/(1−ω2LC)
(where j is an imaginary number, and ω=2πf). Then, at the resonance frequency f, impedance becomes large. This is referred to as anti-resonance.
[0049] In order to avoid this anti-resonance, as illustrated in
[0050]
[0051] The electronic circuit 2 is constituted of the circuit component 10, the capacitor 20, the three-terminal capacitor 30, and the power supply 50.
[0052] Before a property of the electronic circuit 1 according to the present example embodiment is introduced, a property of the electronic circuit 2 of
[0053]
[0054]
[0055] In contrast to this,
[0056]
[0057] When the resistor 40 is connected to the capacitor 20, or when the resistor 40 is connected to each of the three-terminal capacitor 30 and the capacitor 20, the same advantageous effect as that of the property illustrated in
[0058]
[0059] The circuit component 10 is a mounted form such as a small outline package (SOP), for example. The circuit component 10 includes a power supply terminal 11 and a GND terminal 12. The power supply terminal 11 and the GND terminal 12 are connected to a power supply wiring 60 and a GND through-hole 13, respectively.
[0060] The capacitor 20 is connected to capacitor pads 21. The capacitor pad 21 on the GND side is connected to the GND through-hole 22.
[0061] The three-terminal capacitor 30 is connected to three-terminal capacitor pads 31. The three-terminal capacitor pads 31 on the power supply side are connected to the power supply through-hole 32 and the power supply wiring 60. The three-terminal capacitor pad 31 on the GND side is connected to a resistor pad. 41.
[0062] The resistor 40 is connected to the resistor pad 41 and a GND through-hole 42.
[0063] The electronic circuit 1 according to the present example embodiment exhibits the advantageous effect as described below.
[0064] The advantageous effect is that high impedance caused by anti-resonance between the three-terminal capacitor 30 and the capacitor 20 can be suppressed.
[0065] The reason for this is that in the electronic circuit 1, the GND terminal of at least one of the capacitor 20 and the three-terminal capacitor 30 connected in parallel to each other is grounded via the resistor 40 rather than being directly connected to the ground.
Second Example Embodiment
[0066] Next, a second example embodiment for embodying the present invention is described in detail with reference to the drawings.
[0067]
[0068] The circuit component 70 is a mounted form such as a ball grid array (BGA), for example.
[0069] A power supply wiring 71 is connected to the circuit component 70 via a plurality of through-holes 72.
[0070] The capacitor 80 and the capacitor 81 are connected to the power supply wiring 71 via power supply through-holes 82. The capacitor 80 and the capacitor 81 are connected to a GND through-hole 83 and a GND through-hole 110, respectively.
[0071] Power-supply-side pads of a three-terminal capacitor 90 are connected to a power supply through-hole 91 and the power supply through-hole 82. A GND-side pad of the three-terminal capacitor 90 is connected to the GND through-hole 110 via a resistor 100.
[0072] Since the rest including connection pads of the resistor 100 and the like is the same as in
[0073] Incidentally, in
[0074] Thus, in the printed wiring board 4, using the different wiring layers enables a mounting space to be efficiently used.
[0075] The printed wiring board 4 according to the present example embodiment exhibits the advantageous effect described below.
[0076] The advantageous effect is that, in addition to that the advantageous effect of the above-described first example embodiment can be obtained, efficient use of the mounting space is enabled. The reason for this is that the power supply wiring 71 from the three-terminal capacitor 90 to the circuit component 70 is connected to the circuit component 70 via the through-holes for power supply 72, by using the wiring layer different from the wiring layer including the pads for mounting the three-terminal capacitor 90.
[0077] The present invention is described above, citing the above-described example embodiments as model examples. However, the present invention is not limited to the above-described example embodiments. In other words, the present invention can be applied to various modes that can be understood by a person skilled in the art, within a scope of the present invention.
[0078] This application claims priority based on Japanese Patent Application No. 2014-249930 filed on Dec. 10, 2014, entire disclosure of which is incorporated herein.
REFERENCE SIGNS LIST
[0079] 1 Electronic circuit [0080] 2 Electronic circuit [0081] 3 Printed wiring board [0082] 4 Printed wiring board [0083] 10 Circuit component [0084] 11 Power supply terminal [0085] 12 GND terminal [0086] 13 GND through-hole [0087] 20 Capacitor [0088] 21 Capacitor pad [0089] 22 GND through-hole [0090] 30 Three-terminal capacitor [0091] 300 Power supply terminal [0092] 301 Power supply terminal [0093] 302 GND terminal [0094] 303 Circuit symbol [0095] 304 RLC circuit [0096] 305 Two-terminal capacitor [0097] 306 Power supply terminal [0098] 307 GND terminal [0099] 308 Circuit symbol [0100] 309 RLC circuit [0101] 31 Three-terminal capacitor pad [0102] 32 Power supply through-hole [0103] 40 Resistor [0104] 41 Resistor pad [0105] 42 GND through-hole [0106] 50 Power supply [0107] 60 Power supply wiring [0108] 70 Circuit component [0109] 71 Power supply wiring [0110] 72 Through-hole [0111] 80 Capacitor [0112] 81 Capacitor [0113] 82 Power supply through-hole [0114] 83 GND through-hole [0115] 90 Three-terminal capacitor [0116] 91 Power supply through-hole [0117] 100 Resistor [0118] 110 GND through-hole