SOLID SOURCE DOPING FOR SOURCE AND DRAIN EXTENSION DOPING
20170271212 · 2017-09-21
Inventors
- Robert D. Clark (Livermore, CA, US)
- Steven P. Consiglio (Albany, NY, US)
- Jeffrey Smith (Clifton Park, NY, US)
Cpc classification
H01L29/161
ELECTRICITY
H01L21/0332
ELECTRICITY
H01L29/66545
ELECTRICITY
H01L21/823814
ELECTRICITY
H01L2029/7858
ELECTRICITY
H01L27/0922
ELECTRICITY
H01L29/165
ELECTRICITY
H01L21/823821
ELECTRICITY
H01L29/66803
ELECTRICITY
H01L21/2254
ELECTRICITY
H01L29/785
ELECTRICITY
H01L27/0924
ELECTRICITY
H01L21/2255
ELECTRICITY
H01L29/66795
ELECTRICITY
International classification
H01L21/225
ELECTRICITY
H01L29/66
ELECTRICITY
H01L29/161
ELECTRICITY
Abstract
A method is provided for solid source doping for source and drain extensions. According to one embodiment, the method includes providing a substrate containing fins of first and second film stacks, sacrificial gates across and on the fins of the first and second film stacks, where the first and second film stacks include alternating first and second films, and where the first films extend through sidewall spacers on the sacrificial gates, selectively forming a first mask layer on the sidewall spacers and on the first films of the first film stack, depositing a first dopant layer on the substrate, heat-treating the substrate to diffuse dopants from the first dopant layer into the first films of the second film stack to form doped first films in the second film stack, and removing the first mask layer from the substrate. The processing steps may be repeated for the second film stack.
Claims
1. A substrate processing method, comprising: providing a substrate containing fins of first and second film stacks, sacrificial gates across and on the fins of the first and second film stacks, wherein the first and second film stacks include alternating first and second films, and wherein the first films extend through sidewall spacers on the sacrificial gates; selectively forming a first mask layer on the sidewall spacers and on the first films of the first film stack films stack; depositing a first dopant layer on the substrate; heat-treating the substrate to diffuse dopants from the first dopant layer into the first films of the second film stack to form doped first films in the second film stack; removing the first mask layer from the substrate; selectively forming a second mask layer on the sidewall spacers and the doped first films in the second film stack; depositing a second dopant layer on the substrate; heat-treating the substrate to diffuse dopants from the second dopant layer into the first films of the first film stack to form a doped first films in the first film stack; and removing the second mask layer from the substrate.
2. The method of claim 1, further comprising removing the sacrificial gates and the second films to form nanowires of the first films and doped first films.
3. The method of claim 2, further comprising depositing a dielectric film on the nanowires between the sidewall spacers; and depositing a gate electrode layer on the dielectric film.
4. The method of claim 1, further comprising epitaxially growing source and drain structures on the doped first films in the first and second film stacks in source and drain regions.
5. The method of claim 4, wherein the source and drain structures contain Ge or SiGe in a PFET region and SiC in a NFET region.
6. The method of claim 1, wherein the alternating first and second films in the first and second film stacks include alternating films of Si and SiGe.
7. The method of claim 1, wherein the alternating first and second films in the first film stack are selected from alternating films of SiGe and Ge, lower Ge % SiGe and higher Ge % SiGe, and Ge and SiGe.
8. The method of claim 7, wherein the alternating first and second films in the second film stack include alternating films of Si and SiGe.
9. The method of claim 1, wherein the first dopant layer includes an n-type dopant and the second dopant layer includes a p-type dopant.
10. The method of claim 1, wherein the doped first films in the first and second film stacks form a NFET region and a PFET region.
11. The method of claim 1, further comprising removing the first and second dopant layers from the substrate.
12. A substrate processing method, comprising: providing a substrate containing fins of first and second features, sacrificial gates across and on the fins of the first and second features, wherein the fins of the first and second features extend through sidewall spacers on the sacrificial gates; selectively forming a first mask layer on the sidewall spacers and on the fin of the first features; depositing a first dopant layer on the substrate; heat-treating the substrate to diffuse dopants from the first dopant layer into the fin of the second feature to form a doped fin of the second feature; removing the first mask layer from the substrate; selectively forming a second mask layer on the sidewall spacers and on the doped fin of the second feature; depositing a second dopant layer on the substrate; heat-treating the substrate to diffuse dopants from the second dopant layer into the fin of the first feature to form a doped fin of the first feature; and removing the second mask layer from the substrate.
13. The method of claim 12, further comprising removing the sacrificial gates.
14. The method of claim 13, further comprising depositing a dielectric film on the fins of the first and second features between the sidewall spacers; and depositing a gate electrode layer on the dielectric film.
15. The method of claim 12, further comprising epitaxially growing source and drain structures on the doped fins of the first and second features in source and drain regions.
16. The method of claim 15, wherein the source and drain structures contain Ge or SiGe in a PFET region and SiC in a NFET region.
17. The method of claim 12, wherein the fin of the first feature includes SiGe and the fin of the second feature includes Si.
18. The method of claim 12, wherein the first dopant layer includes an n-type dopant and the second dopant layer includes a p-type dopant.
19. The method of claim 12, wherein the doped fin of the second feature includes a NFET region and the doped fin of the first feature includes a PFET region.
20. The method of claim 12, further comprising removing the first and second dopant layers from the substrate.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0008] A more complete appreciation of the invention and many of the attendant advantages thereof will be readily obtained as the same becomes better understood by reference to the following detailed description when considered in connection with the accompanying drawings, wherein:
[0009]
[0010]
DETAILED DESCRIPTION OF SEVERAL EMBODIMENTS
[0011]
[0012] The method further includes, performing an isotropic etching process that recesses the films 112 and 113 into the sidewall spacers 114. In one example, the films 112 and 113 maybe recessed approximately 5 nm inside the sidewall spacers 114. For example, SiGe films 112 and 113 may be selectively recessed relative to Si films 110 and 111 using well-known selective etching methods. If the films 112 and 113 contain different materials, it may be necessary to mask the films 112 while etching the films 113, and vice versa.
[0013] The method further includes depositing a spacer layer on the substrate 1 that fills the opening 101 and 103, and thereafter, performing anisotropic etching to form sidewall spacers 114 that cover the recessed films 112 and 113. The resulting substrate 1 is shown in
[0014] The method further includes, as depicted in
[0015] The method further includes, as depicted in
[0016] According to other embodiments, the first dopant layer 132 can contain or consist of a doped high-k dielectric material in the form of an oxide layer, a nitride layer, or an oxynitride layer. The dopants in the high-k dielectric material may be selected from the list of dopants above. The high-k dielectric material can contain one or more metal elements selected from alkaline earth elements, rare earth elements, Group IIIA, Group IVA, and Group IVB elements of the Periodic Table of the Elements. Alkaline earth metal elements include beryllium (Be), magnesium (Mg), calcium (Ca), strontium (Sr), and barium (Ba). Exemplary oxides include magnesium oxide, calcium oxide, and barium oxide, and combinations thereof. Rare earth metal elements may be selected from the group of scandium (Sc), yttrium (Y), lutetium (Lu), lanthanum (La), cerium (Ce), praseodymium (Pr), neodymium (Nd), samarium (Sm), europium (Eu), gadolinium (Gd), terbium (Tb), dysprosium (Dy), holmium (Ho), erbium (Er), thulium (Tm), and ytterbium (Yb). The Group IVB elements include titanium (Ti), hafnium (Hf), and zirconium (Zr). According to some embodiments of the invention, the high-k dielectric material may contain HfO.sub.2, HfON, HfSiON, ZrO.sub.2, ZrON, ZrSiON, TiO.sub.2, TiON, Al.sub.2O.sub.3, La.sub.2O.sub.3, W.sub.2O.sub.3, CeO.sub.2, Y.sub.2O.sub.3, or Ta.sub.2O.sub.5, or a combination of two or more thereof. However, other dielectric materials are contemplated and may be used. Precursor gases that may be used in ALD of high-k dielectric materials are described in U.S. Pat. No. 7,772,073, the entire contents of which are hereby incorporated by reference.
[0017] The method further includes, heat-treating the substrate 1 to diffuse dopants (e.g., B, Al, Ga, In, Tl, N, P, As, Sb, or Bi) from the first dopant layer 132 into the second film stack 20. The heat-treating can include heating the substrate 1 in an inert atmosphere (e.g., argon (Ar) or nitrogen (N.sub.2)), under vacuum, or in an oxidizing atmosphere (e.g., oxygen (O.sub.2) or water (H.sub.2O)) to a temperature between 100° C. and 1500° C. for between 10 nanoseconds and 10 minutes. Some heat-treating examples include substrate temperatures between 100° C. and 500° C., between 200° C. and 500° C., between 300° C. and 500° C., and between 400° C. and 500° C. Other examples include substrate temperatures between 500° C. and 1000° C., between 600° C. and 1000° C., between 700° C. and 1000° C., between 800° C. and 1000° C., and between 900° C. and 1000° C. In some examples, the heat-treating may include rapid thermal annealing (RTA), a spike anneal, or a laser spike anneal.
[0018] According to one embodiment, the first dopant layer 132 contains n-type dopants (e.g., P, As, Sb) that diffuse from the first dopant layer 132 into the first films 111 to form a NFET region.
[0019] Thereafter, the remainder of the first dopant layer 132 may be removed using a dry etching process or a wet etching process to reveal the doped first films 121 of the second film stack 22. This is depicted in
[0020] According to one embodiment, as depicted in
[0021] The method further includes, as shown in
[0022] The method further includes, heat-treating the substrate 1 to diffuse dopants from the second dopant layer 133 into the first film stack 10 in the source and drain regions. Examples of heat-treating conditions were described above. Thereafter, the remainder of the second dopant layer 133 may be removed using a dry etching process or a wet etching process to reveal the doped first films 120 of the first film stack 12. This is depicted in
[0023] According to one embodiment, the second dopant layer 133 contains p-type dopants (e.g., B, Al, Ga) that diffuse from the second dopant layer 133 into the first films 110 to form a PFET region.
[0024] According to one embodiment, as depicted in
[0025] The substrate 1 containing the device in
[0026] Referring back to
[0027] Further processing of the substrate 1 in
[0028]
[0029] According to one embodiment, the source and drain structures contain Ge or SiGe in a PFET region and SiC in a NFET region. In one example, the fin of the first feature includes SiGe and the fin of the second feature includes Si. Furthermore, the first dopant layer can include an n-type dopant and the second dopant layer can include a p-type dopant.
[0030] A plurality of embodiments for using solid source doping for source and drain extension doping in finFETs and lateral gate all around MOSFETs have been described. The foregoing description of the embodiments of the invention has been presented for the purposes of illustration and description. It is not intended to be exhaustive or to limit the invention to the precise forms disclosed. This description and the claims following include terms that are used for descriptive purposes only and are not to be construed as limiting. Persons skilled in the relevant art can appreciate that many modifications and variations are possible in light of the above teaching. It is therefore intended that the scope of the invention be limited not by this detailed description, but rather by the claims appended hereto.