SEMICONDUCTOR PACKAGING STRUCTURE
20210391300 · 2021-12-16
Inventors
Cpc classification
H01L2224/13024
ELECTRICITY
H01L21/78
ELECTRICITY
H01L2224/12105
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L24/20
ELECTRICITY
H01L2224/18
ELECTRICITY
H01L23/3128
ELECTRICITY
H01L2224/95001
ELECTRICITY
H01L21/568
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L24/19
ELECTRICITY
H01L24/96
ELECTRICITY
H01L2224/04105
ELECTRICITY
H01L23/16
ELECTRICITY
International classification
Abstract
Packaging structure is provided. A substrate is provided, and an adhesive layer is formed on the substrate. An improvement layer is formed on the adhesive layer. The improvement layer contains openings exposing surface portions of the adhesive layer at bottoms of the openings. A plurality of chips is provided and includes functional surfaces. The plurality of chips is mounted on the substrate such that the functional surfaces are bonded to the adhesive layer at the bottoms of the openings.
Claims
1. A packaging structure, comprising: a substrate; an adhesive layer formed on the substrate; an improvement layer formed on the adhesive layer, wherein the improvement layer includes openings there-in, exposing surface portions of the adhesive layer at bottoms of the openings; and chips located in the openings, wherein the chips include functional surfaces that adhere to the adhesive layer.
2. The packaging structure according to claim 1, wherein the substrate is made of a material including glass, ceramic, metal, or polymer.
3. The packaging structure according to claim 1, wherein top surfaces of the chips within the openings in the improvement layer are higher than a top surface of the improvement layer.
4. The packaging structure according to claim 3, wherein the chips have a thickness in a range of approximately 20 micrometers to 100 micrometers.
5. The packaging structure according to claim 3, wherein the openings has a depth in a range of approximately 10 micrometers to 50 micrometers.
6. The packaging structure according to claim 1, wherein the adhesive layer includes an ultraviolet adhesive, an acrylic pressure sensitive adhesive, or an epoxy pressure sensitive adhesive.
7. The packaging structure according to claim 1, further comprising: an encapsulation layer, on the improvement layer and sidewalls and surfaces of the plurality of chips; a wiring layer on the functional surfaces and a passivation layer on the wiring layer, wherein the passivation layer has solder openings exposing a portion of the wiring layer; and solder balls in the solder openings.
8. The packaging structure according to claim 7, wherein the wiring layer is made of a material including a metal, such as aluminum, copper, tin, nickel, gold or silver.
9. The packaging structure according to claim 7, wherein the passivation layer is made of a material including polyimide, polyparaphenylene benzobisoxazole or photosensitive benzocyclobutene.
10. The packaging structure according to claim 1, wherein: the chips are mounted on the substrate, the functional surfaces of the chips are bonded to the adhesive layer at the bottoms of the openings and in contact with the adhesive layer, and each chip is mounted within a corresponding opening of the openings.
11. The packaging structure according to claim 1, wherein: the improvement layer is made of a material including a photoresist.
12. The packaging structure according to claim 1, wherein: the improvement layer at sidewalls of each opening confines a position of a corresponding chip within the opening.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0009] The following drawings are merely examples for illustrative purposes according to various disclosed embodiments and are not intended to limit the scope of the present disclosure.
[0010]
[0011]
[0012]
[0013]
DETAILED DESCRIPTION
[0014] To make the objectives, technical solutions and advantages of the present invention more clear and explicit, the present invention is described in further detail with accompanying drawings and embodiments. It should be understood that the specific exemplary embodiments described herein are only for explaining the present invention and are not intended to limit the present invention.
[0015] Reference will now be made in detail to exemplary embodiments of the present invention, which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers will be used throughout the drawings to refer to the same or like parts.
[0016] Performances of packaging structures formed by existing wafer-level packaging technologies may be undesirable.
[0017]
[0018] In the packaging structure shown in
[0019] To solve the above technical problems, the present disclosure provides a forming method of a packaging structure. In the forming method, a plurality of separated improvement layers is formed on top of the adhesive layer, and openings located between adjacent improvement layers may define chip positions. Thus, chip offsets may be prevented and performances of the packaging structure may be improved.
[0020]
[0021] As shown in
[0022] As shown in
[0023] In one embodiment, a material of the adhesive layer 201 is an ultraviolet adhesive. The ultraviolet adhesive may have a high viscosity when it is not irradiated by ultraviolet light. Cross-linking chemical bonds in the ultraviolet adhesive may be broken after being irradiated by ultraviolet light, and the viscosity of the ultraviolet adhesive may thus decrease or disappear. Accordingly, the adhesive layer 201 and the substrate 200 may be peeled off in a subsequent process.
[0024] In some other embodiments, the material of the adhesive layer may include an acrylic pressure sensitive adhesive or an epoxy pressure sensitive adhesive.
[0025] A forming process of the adhesive layer 201 includes a spin coating process, a spray coating process, a rolling process, a printing process, a non-rotating coating process, a hot pressing process, a vacuum pressing process, or a pressure pressing process.
[0026] The material of the adhesive layer 201 has a first thermal expansion coefficient, and the first thermal expansion coefficient may be high.
[0027] Returning to
[0028] As shown in
[0029] The improvement film 202 has a second thermal expansion coefficient, and the second thermal expansion coefficient may be high. The difference between the second thermal expansion coefficient and the first thermal expansion coefficient falls within a preset range. Specifically, the preset range may be approximately −50 to 50. Accordingly, relative displacements between the improvement layer 202 and the adhesion layer 201 may not easily occur during subsequent high temperature processes. Further, subsequent openings in the improvement layer may limit displacements of chips. Accordingly, deflection or warpage of the packaging structure may be reduced.
[0030] Returning to
[0031] Referring to
[0032] A depth of the openings 203 is in a range of approximately 10 micrometers to 50 micrometers. If the depth of the openings 203 is less than approximately 10 micrometers, the depth of the openings 203 may be too shallow. The openings 203 in the improvement layer 220 may have a weak ability in limiting subsequent chips, and thus the chips may still be prone to offset during subsequent process. If the depth of the openings 203 is greater than approximately 50 micrometers, a process of forming the openings 203 may be difficult.
[0033] Returning to
[0034] As shown in
[0035] A material of the chips 204 includes silicon, and the chips 204 have a thermal expansion coefficient in a range of approximately 2.2 to 2.4. The pads 204a may be used to output electrical signals in the chips 204. A thickness of the chips 204 is in a range of approximately 20 micrometers to 100 micrometers. The chips 204 are mounted on the substrate 200 through the adhesive layer 201.
[0036] In one embodiment, a surface of the chip 204 is higher than a surface of the improvement layer 220, and thus a portion of the chip 204 is located in the opening 203. The improvement layer 220 at the sidewall of the opening 203 may limit the position of the chip 204, preventing relative displacement between the chip 204 and the improvement layer 220 and the adhesive layer 201. Thus, the deflection or warpage of the packaging structure may be reduced.
[0037] Returning to
[0038] As shown in
[0039] In one embodiment, a material of the encapsulation layer 205 is epoxy resin. The epoxy resin has good encapsulation performances and may be easily molded, and thus the epoxy resin may be a preferred material for forming the encapsulation layer 205.
[0040] In some other embodiments, the material of the encapsulation layer may be an encapsulation material. The encapsulation material includes polyimide resin, benzocyclobutene resin, polybenzoxazole resin, polybutylene terephthalate, polycarbonate, polyethylene terephthalate, polyethylene, polypropylene, polyolefin, polyurethane, polyolefin, polyethersulfone, polyamide, polyurethane, ethylene-vinyl acetate copolymer, and polyvinyl alcohol.
[0041] In one embodiment, a forming process of the encapsulation layer 205 includes an injection molding process. In some other embodiments, the forming process of the encapsulation layer may include a transfer molding process or a screen printing process.
[0042] The injection molding process for forming the encapsulation layer 205 includes providing a mold and filling the mold with an encapsulation material, wherein the encapsulation material covers the chips 204. The injection molding process also includes heating and curing the encapsulation material to form the encapsulation layer 205.
[0043] In the structure shown in
[0044] In one embodiment, after the encapsulation layer 205 is formed, the encapsulation layer 205 is not subjected to a thinning treatment. In some other embodiments, after the encapsulation c seal layer is formed, the encapsulation layer may be subjected to a thinning treatment until surfaces of the chips are exposed.
[0045] Returning to
[0046] As shown in
[0047] In one embodiment, a material of the adhesive layer 201 is an ultraviolet adhesive. A process of removing the substrate 200 (see
[0048] The functional surfaces 11 of the chips 204 are exposed after the substrate 200 (see
[0049] Returning to
[0050] Referring to
[0051] A bottom of the wiring layer 206 is electrically connected to tops of the pads 204a, and a top of the wiring layer 206 is electrically connected to subsequent solder balls.
[0052] Returning to
[0053] As shown in
[0054] A material of the passivation layer 207 includes polyimide, polyparaphenylene benzobisoxazole or photosensitive benzocyclobutene. A forming process of the passivation layer 207 includes a spin coating process or a printing process.
[0055] As the passivation layer 207 exposes a portion of the wiring layer 206, solder balls may be electrically connected to the wiring layer 206 in a subsequent process. The solder openings 208 may accommodate solder balls in a subsequent process.
[0056] Returning to
[0057] As shown in
[0058] In one embodiment, the solder balls 209 are gold-tin solder balls. A process of forming the gold-tin solder balls includes forming a gold-tin layer in the solder openings 208. After the gold-tin layer is formed, a high temperature reflow process is performed to make the gold-tin layer reflow into a spherical shape, and the gold-tin solder balls are formed after temperature is decreased.
[0059] Returning to
[0060] Referring to
[0061] In one embodiment, the chip structures 250 do not include the improvement layer 220, and thus a subsequent process of removing the improvement layer 220 is not required. Accordingly, some processing steps may be omitted, and process complexity may thus be reduced.
[0062] In one embodiment, after the chip structures 250 are formed, the encapsulation layer 205 is not thinned. In some other embodiments, after the chip structures 250 are formed, the encapsulation layer is thinned until the surface of the chip is exposed.
[0063]
[0064] Referring to
[0065] Referring to
[0066] Referring to
[0067] In one embodiment, after the improvement layer 220 is removed, the encapsulation layer 205 is thinned. In some other embodiments, after the improvement layer is removed, the encapsulation layer 205 is not thinned.
[0068] The present disclosure also provides a packaging structure. Referring to
[0069] As disclosed, the technical solutions of the present disclosure have the following advantages.
[0070] In the process of forming a packaging structure provided by the technical solutions of the present invention, the improvement layer contains openings for subsequently receiving chips. Moreover, the improvement layer at sidewalls of the openings may prevent the chips from being offset. Accordingly, the process may improve performances of the packaging structure.
[0071] The embodiments disclosed herein are exemplary only and not limiting the scope of the present disclosure. Various combinations, alternations, modifications, or equivalents to the technical solutions of the disclosed embodiments can be obvious to those skilled in the art and can be included in the present disclosure. Without departing from the spirit and scope of the invention, such other modifications, equivalents, or improvements to the disclosed embodiments are intended to be encompassed within the scope of the present disclosure.