Chip Package and Method of Forming Chip Packages
20220208733 · 2022-06-30
Inventors
Cpc classification
H01L25/18
ELECTRICITY
H01L2224/12105
ELECTRICITY
H01L2225/06513
ELECTRICITY
H01L2225/06517
ELECTRICITY
H01L23/5384
ELECTRICITY
H01L23/49816
ELECTRICITY
H01L23/552
ELECTRICITY
H01L25/16
ELECTRICITY
H01L2223/6677
ELECTRICITY
H01L2224/16227
ELECTRICITY
H01L25/0652
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L25/50
ELECTRICITY
H01L2225/1041
ELECTRICITY
H01L23/5389
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L21/568
ELECTRICITY
H01L24/19
ELECTRICITY
H01L2225/06572
ELECTRICITY
H01L2225/1058
ELECTRICITY
H01L2224/13009
ELECTRICITY
H01L2224/13009
ELECTRICITY
H01L24/96
ELECTRICITY
H01L2224/92224
ELECTRICITY
H01L2224/16235
ELECTRICITY
H01L23/49811
ELECTRICITY
H01L2225/1035
ELECTRICITY
H01L2225/06562
ELECTRICITY
H01L2225/06586
ELECTRICITY
H01L24/73
ELECTRICITY
International classification
H01L25/065
ELECTRICITY
H01L23/498
ELECTRICITY
Abstract
A method of forming a package comprises assembling at least one chip layer over a carrier substrate, the at least one chip layer including chip couplers and chips, each of the chips having a front side facing the carrier substrate and chip contacts formed on the front side, the couplers including first chip couplers, each of the first chip couplers having an upper side facing away from the carrier substrate and first bumps formed on the upper side. The method further comprises encapsulating the at least one chip layer to form a molded package structure, thinning the molded package structure to expose the first bumps, forming a metal layer on a side of the molded package structure where the first bumps are exposed, removing the carrier to expose another side of the molded package structure, and forming a redistribution layer and second bumps on the molded package structure.
Claims
1. A method of forming a chip package, the method comprising: assembling at least one chip layer over a carrier substrate, the at least one chip layer including a plurality of chip couplers and a plurality of chips, each of the plurality of chips having a front side facing the carrier substrate and chip contacts formed on the front side, the plurality of chip couplers including first chip couplers, each of the first chip couplers having an upper side facing away from the carrier substrate and first bumps formed on the upper side; encapsulating the at least one chip layer to form a molded package structure over the carrier substrate; thinning the molded package structure to expose the first bumps; forming a metal layer on a first side of the molded package structure where the first bumps are exposed; removing the carrier to expose a second side of the molded package structure, the second side being opposite to the first side; forming a redistribution layer and second bumps on the second side of the molded package structure; and dicing the molded package structure to form individual packages.
2. The method of claim 1, wherein the plurality of chip couplers include active and/or passive coupling devices, and wherein the plurality of chip couplers include through vias.
3. The method of claim 1, wherein each individual package comprises at least one segmented chip coupler, a first chip, and a segmented portion of the metal layer, wherein the first chip is electrically coupled to the segmented metal layer through the at least one segmented chip coupler and a segmented portion of the redistribution layer.
4. The method of claim 1, wherein the plurality of chip couplers are formed from one or more semiconductor materials, one or more inorganic materials, one or more organic materials, and/or one or more metallic materials.
5. The method of claim 1, wherein the metal layer includes one or more electronic devices integrated therein, the one or more electronic devices including one or more of: an antenna comprising an I/O port, a passive device, a radio frequency antenna, an electromagnetic interference shielding device and a heat dissipation device.
6. The method of claim 1, further comprising assembling one or more electronic devices over the metal layer, the one or more electronic devices including one or more of: one or more integrated circuit modules, one or more micro-electro-mechanical systems, optoelectronic devices, and one or more passive devices.
7. The method of claim 1, wherein: the at least one chip layer includes at least one first chip layer and a second chip layer; each of the at least one first chip layer includes a plurality of first chips and a plurality of second chip couplers; and the second chip layer includes a plurality of second chips, each of the plurality of second chips is stacked over a first chip.
8. The method of claim 7, wherein the first chip couplers include cross-layer chip couplers, each of the cross-layer chip couplers having a height corresponding to a height of at least two chip layers.
9. The method of claim 7, wherein: the first chip couplers include third chip couplers; and the second chip layer further includes the third chip couplers.
10. The method of claim 9, wherein: the first chip couplers further include fourth chip couplers; and the fourth chip couplers include cross-layer chip couplers, each of the cross-layer chip couplers having a height corresponding to a height of at least two chip layers.
11. A package, comprising: at least one chip and at least one chip coupler encapsulated in a molding compound to form a package body having a first side and an opposing second side; a redistribution layer formed on the first side of the package body, each of the at least one chip having a front side facing the redistribution layer and chip contacts formed on the front side and coupled to the redistribution layer, the at least one chip coupler including at least one first chip coupler having an upper side facing away from the redistribution layer and first bumps formed on the upper side; a metal layer formed on the second side of the package body and electrically coupled to at least some of the first bumps; and a plurality of second bumps disposed on a side of the redistribution layer facing away from the package body.
12. The package of claim 11, wherein the at least one chip coupler includes active and/or passive coupling devices, and wherein the plurality of chip couplers include through vias.
13. The package of claim 11, wherein the at least one chip includes a first chip electrically coupled to the metal layer through the at least one chip coupler and the redistribution layer.
14. The package of claim 11, wherein the at least one chip coupler is formed from one or more semiconductor materials, one or more inorganic materials, one or more organic materials, and/or one or more metallic materials.
15. The package of claim 11, wherein the metal layer includes one or more electronic devices integrated therein, the one or more electronic devices including one or more of: an antenna comprising an I/O port, a passive device, a radio frequency antenna, an electromagnetic interference shielding device and a heat dissipation device.
16. The package of claim 11, further comprising one or more electronic devices over the metal layer, the one or more electronic devices including one or more of: one or more integrated circuit modules, one or more micro-electro-mechanical systems, optoelectronic devices, and one or more passive devices.
17. The package of claim 11, wherein: the at least one chip includes a first chip and a second chip; the at least one chip coupler further includes at least one second chip coupler; and the second chip is stacked over the first chip and the at least one second chip coupler.
18. The package of claim 17, wherein the at least one first chip coupler includes at least one cross-layer chip coupler having a height corresponding to a height of at least two stacked chips.
19. The package of claim 17, wherein: the at least one first chip coupler include at least one third chip coupler stacked over the at least one second chip coupler.
20. The package of claim 19, wherein the at least one first chip coupler further includes a cross-layer chip coupler, having a height corresponding to a height of at least two stacked chips.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0082] The above and other objects, features and advantages of exemplary embodiments will become readily apparent from the following detailed description read in conjunction with the accompanying drawings. Several embodiments are illustrated by way of example, and not by way of limitation, in the figures of the accompanying drawings.
[0083]
[0084]
[0085]
[0086]
DETAILED DESCRIPTION OF THE EMBODIMENTS
[0087] The following disclosure provides various embodiments, or examples, for implementing various features or solutions. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to limit the invention. For example, in the following description, forming a first feature over or on a second feature may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. Further, the present application may repeat reference numerals and/or characters in the various embodiments. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
[0088] Also, spatially relative terms, such as “under . . . ,” “below . . . ,” “lower,” “above . . . ,” “upper,” and the like, may be used herein for ease of description to describe one element or component's relationship to another element (or other) component as illustrated. Spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The device may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein interpreted accordingly. In addition, herein, the term “assembly” refers to various mechanically and/or electrically interconnected electronic devices. The term “chip” may refer to various types of chips, such as logic chips, storage chips, and the like.
[0089]
[0090] In some embodiments, the carrier is a high surface flatness component, and at least one chip layer may be stacked on the carrier. After the molding process is performed on the at least one chip layer, a molded package structure may be formed on the carrier. In some embodiments, the material used for the molding process may include solid or liquid molding materials starting from epoxy resins, organic polymers, or other compounds with or without silicon-based or glass fillers.
[0091] In some embodiments, the step of removing the carrier, the step of adding the redistribution layer and the bumps, and the step of dicing the package body are steps known in Wafer Level Packaging (WLP).
[0092] Various embodiments will be described below based on the above-described method and with reference to various figures.
[0093]
[0094]
[0095] As shown in
[0096] As shown in
[0097] Herein, a chip connector may be used to electrically couple different electronic devices, including, for example, various devices such as chips, redistribution layers, and other chip connectors. An electronic device to which the chip connector is coupled is typically not in the same chip layer as the chip connector. In some embodiments, the chip couplers may be active or passive coupling devices. In some embodiments, a chip coupler may have several conductive channels in the vertical direction (e.g., conductive vias between the upper surface and the lower surface). The conductive vias may couple pads or bumps formed on the upper and lower surfaces of the chip connector. For example, as shown in
[0098] Herein, the chip connectors may be formed of silicon, silicon carbide, gallium arsenide, gallium nitride, and other semiconductor materials; the chip connectors may be formed from glass, ceramic, and other inorganic materials; the chip connector may be formed of Printed Circuit Substrates (PCBs), plastic Encapsulated Substrates (EMCs), flexible circuit substrates, metal substrate materials, and other packaging substrate processes and materials; the metal substrate can be made of metal materials such as copper, aluminum, iron and the like and alloy materials thereof. For example, each chip connector 15 can be formed using the method of forming chip connectors described in co-pending U.S. patent application Ser. No. 17/562,936, entitled “Chip Package and Method of Forming Chip Packages,” filed Dec. 27, 2021, which is incorporated herein by reference in its entirety.
[0099] As shown in
[0100]
[0101] As shown in
[0102] Herein, by adding a metal layer on the molded package structure, various functional devices (i.e., electronic devices having specific functions) can be formed in the metal layer. The functional devices may include, for example, I/O ports, passive devices, radio frequency antennas, electromagnetic interference (EMI) shielding devices, heat dissipation devices, and/or the like. In some embodiments, certain functional devices may also be assembled on top of the metal layer. For example, an integrated circuit module, a Micro Electromechanical System (MEMS), an optoelectronic device, a passive device, or other electronic device may be used as a functional device assembled on the upper portion of the metal layer.
[0103]
[0104] As shown in
[0105]
[0106] As shown in
[0107] In some embodiments, the process of forming the package may also performed by removing the carrier 100 and then forming the redistribution layer 18 and the plurality of second bumps 19, before thinning the molded package structure 16 and forming the metal layer 17 thereon, resulting in a completed package structure that are subsequently diced to obtain individual packages.
[0108]
[0109]
[0110] As shown in
[0111] In some embodiments, the height of the cross-layer chip connector in the vertical direction (e.g., the direction perpendicular to the surface of the carrier 200 on which the chip layers are assembled) may correspond to or be consistent with the height of the multiple chip layers in the package structure. For example, as shown in
[0112] In some embodiments, the cross-layer chip connector may be one complete chip connector, i.e. the cross-layer chip connector may be integrally formed. The cross-layer chip connector may also be formed by stacking and assembling a plurality of chip connectors together. In the cross-sectional schematic view, the width of the cross-layer chip connector in the horizontal direction may be uniform from top to bottom, or may vary from the top to bottom.
[0113] In some embodiments, when placing and assembling the multiple chip layers, the first plurality of chips 21, the first plurality of chip couplers 24, and the cross-layer chip connectors 201 may be first placed or assembled on the carrier 200, then the second plurality of chips 22 and the second plurality of chip couplers 25 may be placed and assembled on the first chip 11 and the first plurality of chip couplers 24, and finally the third plurality of chips 23 may be placed and assembled on the second plurality of chips 22 and the second plurality of chip couplers 25. In some embodiments, the first chips 21, the second chips 22, and the third chips 23 are placed face down (e.g., having their front surfaces, or the surfaces with chip contacts or terminals, facing the carrier 200).
[0114] In some embodiments, the package structure as shown in
[0115] In some embodiments, the package structure as shown in
[0116] As shown in
[0117] Adhesive dots (adhesive dots) may also be provided herein between different chip layers (e.g., adhesive dots 203 in
[0118]
[0119] As shown in
[0120]
[0121] As shown in
[0122]
[0123] As shown in
[0124] In other embodiments, the process of forming the package may also performed by removing the carrier 200 and then forming the redistribution layer 28 and the plurality of second bumps 29, before thinning the molded package structure 26 and forming the metal layer 27 thereon, resulting in a completed package structure that are subsequently diced to obtain individual packages.
[0125]
[0126]
[0127] As shown in
[0128] In some embodiments, the height of the cross-layer chip connector 302 in the vertical direction may correspond to or be consistent with the height of the chip layers in the package. For example, as shown in
[0129] In some embodiments, in placing and assembling two chip layers, the plurality of first chips 31, the plurality of first chip couplers 33, and the plurality of cross-layer chip connectors 301 may be first placed on the carrier 300, and then the plurality of second chips 32 and the plurality of second chip couplers 35 may be placed and assembled on the first chips 31 and the plurality of first chip couplers 33. In some embodiments, the first chip 31 and the second chip 32 are placed face down (e.g., having their front surfaces, or the surfaces with chip contacts or terminals, facing the carrier 300).
[0130] In some embodiments, the package structure as shown in
[0131] As shown in
[0132]
[0133] As shown in
[0134]
[0135] As shown in
[0136]
[0137] As shown in
[0138] In other embodiments, the process of forming the package may also be performed by removing the carrier 300 and then forming the redistribution layer 38 and the plurality of second bumps 39, before thinning the molded package structure 36 and forming the metal layer 37 thereon, resulting in a completed package structure that are subsequently diced to obtain individual packages.
[0139] Herein, the designation of individual chips and chip connectors may not be as defined above without changing the coupling relationship between the components in the package. For example, the designations of the first chip, the second chip, or the third chip may be interchanged with one another, the designations of the first chip connector, the second chip connector, the third chip connector, and the fourth chip connector may be interchanged with one another, and the designations of the first bump and the second bump may also be interchanged with one another.
[0140] In various embodiments, the individual chips in the package may be coupled to various circuit structures and electronic devices outside the package not only with chip connectors, redistribution layers, and/or metal layers to each other, but also with chip connectors, metal layers, redistribution layers, and/or bumps.
[0141] As is well known to those skilled in the art, the bumps may be made of a conductive material or solder, including Cu, Ni, Au, Ag, etc., or other alloy materials, as well as other materials. In some embodiments, the bump may be a pad or may be in the shape of a pillar (e.g., a copper pillar), but may have other possible forms.
[0142] The foregoing has outlined features of several embodiments so that those skilled in the art may better understand the various aspects of the present invention. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.