SEMICONDUCTOR STRUCTURE
20220165694 · 2022-05-26
Assignee
Inventors
Cpc classification
H01L2224/0401
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L2224/131
ELECTRICITY
H01L23/53238
ELECTRICITY
H01L23/53252
ELECTRICITY
H01L2224/131
ELECTRICITY
H01L2924/0509
ELECTRICITY
H01L2224/05008
ELECTRICITY
H01L2224/05686
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2924/0509
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L24/02
ELECTRICITY
H01L23/49811
ELECTRICITY
H01L2224/05569
ELECTRICITY
H01L2224/05686
ELECTRICITY
International classification
H01L23/498
ELECTRICITY
Abstract
A semiconductor structure includes a substrate, a passivation layer on the substrate, a post-passivation interconnect (PPI) structure on the passivation layer, and a polymer layer covering the PPI structure and the passivation layer. The PPI structure includes a step structure disposed on the passivation layer and around a lower edge of the PPI structure.
Claims
1. A semiconductor structure, comprising: a substrate; a passivation layer on the substrate; a post-passivation interconnect (PPI) structure on the passivation layer; and a polymer layer covering the PPI structure and the passivation layer, wherein the PPI structure comprises a step structure disposed on the passivation layer and around a lower edge of the PPI structure.
2. The semiconductor structure according to claim 1, wherein the step structure comprises a lower layer of the PPI structure that protrudes beyond a sidewall of the PPI structure on the passivation layer.
3. The semiconductor structure according to claim 2, wherein the lower layer comprises a titanium layer.
4. The semiconductor structure according to claim 3, wherein the lower layer further comprises a copper on the titanium layer.
5. The semiconductor structure according to claim 1 further comprising: an input/output (I/O) pad disposed on the substrate, wherein the passivation layer covers the substrate and a perimeter of the I/O pad.
6. The semiconductor structure according to claim 5, wherein the PPI structure comprises a via portion disposed in the passivation layer and in direct contact with the I/O pad, a redistribution layer (RDL) pad disposed over the passivation layer and offset from the I/O pad, and a RDL runner extending on the passivation layer between the via portion and the RDL pad.
7. The semiconductor structure according to claim 1, wherein the PPI structure comprises a copper layer and a titanium layer under the copper layer.
8. The semiconductor structure according to claim 1, wherein the passivation layer comprises silicon nitride.
9. The semiconductor structure according to claim 1, wherein the polymer layer comprises epoxy, polyimide, benzocyclobutene (BCB), or polybenzoxazole (PBO).
10. The semiconductor structure according to claim 1, wherein an opening is formed in the polymer layer to expose at least a portion of the RDL pad.
11. The semiconductor structure according to claim 10, wherein an under-bump-metallurgy (UBM) layer is disposed within the opening and is in direct contact with the RDL pad.
12. The semiconductor structure according to claim 11, wherein the UBM layer comprises an adhesion layer, a barrier layer and a wetting layer.
13. The semiconductor structure according to claim 12, wherein a bump structure is disposed on the UBM layer.
14. The semiconductor structure according to claim 13, wherein the bump structure comprises solder bumps, gold bumps, or copper pillar bumps.
15. A semiconductor structure, comprising: a substrate; a passivation layer on the substrate; a first polymer layer on the passivation layer; a post-passivation interconnect (PPI) structure on the passivation layer; and a second polymer layer covering the PPI structure and the first polymer layer, wherein the PPI structure comprises a step structure disposed on the first polymer layer and around a lower edge of the PPI structure.
16. The semiconductor structure according to claim 15, wherein the step structure comprises a lower layer of the PPI structure that protrudes beyond a sidewall of the PPI structure on the first polymer layer.
17. The semiconductor structure according to claim 16, wherein the lower layer comprises a titanium layer.
18. The semiconductor structure according to claim 17, wherein the lower layer further comprises a copper on the titanium layer.
19. The semiconductor structure according to claim 15 further comprising: an input/output (I/O) pad disposed on the substrate, wherein the passivation layer covers the substrate and a perimeter of the I/O pad.
20. The semiconductor structure according to claim 19, wherein the PPI structure comprises a via portion disposed in the first polymer layer and in direct contact with the I/O pad, a RDL pad disposed over the first polymer layer and offset from the I/O pad, and a RDL runner extending on the first polymer layer between the via portion and the RDL pad.
21. The semiconductor structure according to claim 15, wherein the PPI structure comprises a copper layer and a titanium layer under the copper layer.
22. The semiconductor structure according to claim 15, wherein the passivation layer comprises silicon nitride.
23. The semiconductor structure according to claim 15, wherein the first polymer layer and the second polymer layer comprise epoxy, polyimide, benzocyclobutene (BCB), or polybenzoxazole (PBO).
24. The semiconductor structure according to claim 15, wherein an opening is formed in the second polymer layer to expose at least a portion of the RDL pad.
25. The semiconductor structure according to claim 24, wherein an under-bump-metallurgy (UBM) layer is disposed within the opening and is in direct contact with the RDL pad.
26. The semiconductor structure according to claim 25, wherein the UBM layer comprises an adhesion layer, a barrier layer and a wetting layer.
27. The semiconductor structure according to claim 26, wherein a bump structure is disposed on the UBM layer.
28. The semiconductor structure according to claim 27, wherein the bump structure comprises solder bumps, gold bumps, or copper pillar bumps.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0036] The accompanying drawings are included to provide a further understanding of the invention and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention. In the drawings:
[0037]
[0038]
[0039]
[0040]
DETAILED DESCRIPTION
[0041] In the following detailed description of embodiments of the invention, reference is made to the accompanying drawings, which form a part hereof, and in which is shown by way of illustration specific preferred embodiments in which the disclosure may be practiced.
[0042] These embodiments are described in sufficient detail to enable those skilled in the art to practice them, and it is to be understood that other embodiments may be utilized and that mechanical, chemical, electrical, and procedural changes may be made without departing from the spirit and scope of the present disclosure. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of embodiments of the present invention is defined only by the appended claims.
[0043] It will be understood that when an element or layer is referred to as being “on”, “connected to” or “coupled to” another element or layer, it can be directly on, connected or coupled to the other element or layer or intervening elements or layers may be present. In contrast, when an element is referred to as being “directly on,” “directly connected to” or “directly coupled to” another element or layer, there are no intervening elements or layers present. Like numbers refer to like elements throughout. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.
[0044] The present disclosure pertains to a semiconductor structure such as a bumping structure on a semiconductor die or wafer, which utilizes 1P2M (1-polymer layer and 2-metal layer) or 2P2M (2-polymer layer and 2-metal layer) post-passivation scheme with stepped copper post-passivation interconnect (Cu-PPI) for stress reduction.
[0045] Please refer to
[0046] According to an embodiment, the substrate 100 further comprises an input/output (I/O) pad 102. For example, the I/O pad 102 may be an aluminum pad, but not limited thereto. A passivation layer 110 covers the upper surface of the substrate 100 and the perimeter of the I/O pad 102. According to an embodiment, an opening 110a is formed in the passivation layer 110 to expose a central surface region of the I/O pad 102. According to an embodiment, the passivation layer 110 may comprise silicon nitride, silicon oxynitride, or the like.
[0047] According to an embodiment, a patterned post-passivation interconnect (PPI) structure 120 is disposed on the I/O pad 102 and the passivation layer 110. According to an embodiment, the PPI structure 120 may comprise a via portion 121 disposed in the opening 110a and in direct contact with the I/O pad 102, a redistribution layer (RDL) pad 123 disposed over the passivation layer 110 and offset from the I/O pad 102, and a RDL runner 122 extending on the passivation layer 110 between the via portion 121 and the RDL pad 123. According to an embodiment, for example, the PPI structure 120 comprises a copper (Cu) layer. According to an embodiment, for example, the PPI structure 120 may further comprise a titanium (Ti) layer under the copper layer.
[0048] According to an embodiment, the semiconductor structure 1 further comprises a polymer layer 130 covering the PPI structure 120 and the passivation layer 110. In some embodiments, the polymer layer 130 may comprise epoxy, polyimide, benzocyclobutene (BCB), or polybenzoxazole (PBO), but not limited thereto. For example, the polymer layer 130 may be a polyimide layer. According to an embodiment, an opening 130a is formed in the polymer layer 130 to expose at least a portion of the RDL pad 123.
[0049] According to an embodiment, an under-bump-metallurgy (UBM) layer 140 is disposed within the opening 130a and is in direct contact with the RDL pad 123. The UBM layer 140 may comprise an adhesion layer, a barrier layer and a wetting layer, but not limited thereto. The UBM layer 140 may be formed of titanium, titanium nitride, titanium tantalum, titanium tantalum nitride, tungsten, titanium tungsten, nickel, gold, chrome, copper, or copper alloy. Any suitable materials or layers of material that may be used for the UBM are fully intended to be included within the scope of the current application.
[0050] According to an embodiment, a bump structure 150 is disposed on the UBM layer 140. According to an embodiment, for example, the bump structure 150 may comprise solder bumps, gold bumps, or copper pillar bumps, but not limited thereto.
[0051] According to an embodiment, the PPI structure 120 further comprises a step structure 125 on the passivation layer 110 around the lower edge of the PPI structure 120. The step structure 125 comprises a lower layer of the PPI structure 120 that protrudes beyond a sidewall of the PPI structure 120 on the passivation layer 110. The step structure 125 disposed around the lower edge of the PPI structure 120 can effectively reduce the stress concentrated on the passivation layer 110 around the perimeter of the PPI structure 120. The stress may be induced from bulk copper RDL in thermal loading such as infrared (IR) reflow or temperature cycling test (TCT).
[0052]
[0053]
[0054]
[0055] According to an embodiment, the substrate 100 further comprises an I/O pad 102. For example, the I/O pad 102 may be an aluminum pad, but not limited thereto. A passivation layer 110 covers the upper surface of the substrate 100 and the perimeter of the I/O pad 102. According to an embodiment, an opening 110a is formed in the passivation layer 110 to expose a central surface region of the I/O pad 102. According to an embodiment, the passivation layer 110 may comprise silicon nitride, silicon oxynitride, or the like.
[0056] According to an embodiment, a first polymer layer 131 is formed on the passivation layer 110. In some embodiments, the first polymer layer 131 may comprise epoxy, polyimide, benzocyclobutene (BCB), or polybenzoxazole (PBO), but not limited thereto. For example, the first polymer layer 131 is made of polyimide. The central surface region of the I/O pad 102 is revealed through an opening 131a in the first polymer layer 131.
[0057] According to an embodiment, a patterned PPI structure 120 is disposed on the I/O pad 102 and the first polymer layer 131. According to an embodiment, the PPI structure 120 may comprise a via portion 121 disposed in the opening 131a and in direct contact with the I/O pad 102, a RDL pad 123 disposed over the first polymer layer 131 and offset from the I/O pad 102, and a RDL runner 122 extending on the first polymer layer 131 between the via portion 121 and the RDL pad 123. According to an embodiment, for example, the PPI structure 120 comprises a copper layer. According to an embodiment, for example, the PPI structure 120 may further comprise a titanium layer under the copper layer.
[0058] According to an embodiment, the semiconductor structure 2 further comprises a second polymer layer 132 covering the PPI structure 120 and the first polymer layer 131. In some embodiments, the second polymer layer 132 may comprise epoxy, polyimide, benzocyclobutene (BCB), or polybenzoxazole (PBO), but not limited thereto. For example, the second polymer layer 132 is made of polyimide. According to an embodiment, an opening 132a is formed in the second polymer layer 132 to expose at least a portion of the RDL pad 123.
[0059] According to an embodiment, an UBM layer 140 is disposed within the opening 132a and is in direct contact with the RDL pad 123. The UBM layer 140 may comprise an adhesion layer, a barrier layer and a wetting layer, but not limited thereto. The UBM layer 140 may be formed of titanium, titanium nitride, titanium tantalum, titanium tantalum nitride, tungsten, titanium tungsten, nickel, gold, chrome, copper, or copper alloy. Any suitable materials or layers of material that may be used for the UBM are fully intended to be included within the scope of the current application.
[0060] According to an embodiment, a bump structure 150 is disposed on the UBM layer 140. According to an embodiment, for example, the bump structure 150 may comprise solder bumps, gold bumps, or copper pillar bumps, but not limited thereto.
[0061] According to an embodiment, the PPI structure 120 further comprises a step structure 125 on the first polymer layer 131 around the lower edge of the PPI structure 120. The step structure 125 comprises a lower layer of the PPI structure 120 that protrudes beyond a sidewall of the PPI structure 120 on the first polymer layer 131. The step structure 125 disposed around the lower edge of the PPI structure 120 can effectively reduce the stress concentrated on the first polymer layer 131 around the perimeter of the PPI structure 120. The stress may be induced from bulk copper RDL in thermal loading such as IR reflow or temperature cycling test.
[0062] The step structure 125 may comprise the titanium layer TL and the copper layer SL as set forth in
[0063] Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.