METHOD OF FAILURE ANALYSIS FOR DEFECT LOCATIONS
20230273101 ยท 2023-08-31
Inventors
Cpc classification
Y04S10/52
GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
International classification
Abstract
A method of failure analysis for locating open circuit defect in a metal layers, comprising: providing a chip sample having a metal layer, with an open circuit defect; delaminating the chip to expose the metal layer; depositing a metal conductive layer on the metal layer; removing a portion of the metal conductive layer to expose the metal layer; depositing a non-conductive protective layer to cover the exposed metal layer and any remaining portions of the metal conductive layer; preparing a TEM slice sample which comprises the metal layer, the remaining portions of the metal conductive layer, and the non-conductive protective layer; performing a VC analysis on the TEM slice sample to determine the defect position of the open circuit defect; and analyzing the defect position of the open circuit defect.
Claims
1. A failure analysis method for locating a defect position, comprising following steps: step 1, providing a chip sample having a metal layer, wherein the metal layer has an open circuit defect ; step 2, delaminating the chip sample to expose a top surface of the metal layer having the open circuit defect; step 3, depositing a metal conductive layer on the metal layer of the chip sample; step 4, removing a portion of the metal conductive layer from a top surface the metal layer to expose the metal layer; step 5, depositing a non-conductive protective layer to cover the exposed metal layer and any remaining portions of the metal conductive layer of the chip sample; step 6, preparing a TEM (Transmission Electron Microscopy) slice sample from the chip sample, wherein the TEM slice sample comprises the metal layer, the remaining portions of the metal conductive layer, and the non-conductive protective layer; step 7, performing a VC (voltage contrast) analysis on the TEM slice sample to determine the defect position of the open circuit defect; and step 8, analyzing the defect position of the open circuit defect on the TEM slice sample.
2. The failure analysis method for locating the defect position according to claim 1, wherein the metal conductive layer is deposited by means of a FIB (focused ion beam) in step 3.
3. The failure analysis method for locating the defect position according to claim 1, wherein the portion of the metal conductive layer on the metal layer is removed by means of a FIB in step 4.
4. The failure analysis method for locating the defect position according to claim 1, wherein the non-conductive protective layer is deposited by means of a FIB in step 5.
5. The failure analysis method for locating the defect position according to claim 4, wherein the non-conductive protective layer in step 5 is a carbon protective layer.
6. The failure analysis method for locating the defect position according to claim 1, wherein the TEM slice sample is prepared by means of a FIB in step 6.
7. The failure analysis method for locating the defect position according to claim 1, wherein the VC analysis is performed on the TEM slice sample by means of a FIB in step 7.
8. The failure analysis method for locating the defect position according to claim 1, wherein the defect position of the open circuit defect on the TEM slice sample is analyzed by means of the TEM in step 8.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0024]
[0025]
[0026]
[0027]
[0028]
[0029]
[0030]
[0031]
[0032]
DETAILED DESCRIPTION OF THE DISCLOSURE
[0033] The implementation manners of the present disclosure are described below using specific examples, and those skilled in the art could easily understand other advantages and effects of the present disclosure from the content disclosed in the Description. The present disclosure can also be implemented or applied in other different specific implementation manners, and various details in the Description can also be modified or changed based on different views and applications without departing from the spirit of the present disclosure.
[0034] Please refer to
[0035] The present disclosure provides a failure analysis of defect position method. Referring to
[0036] Step 1. A chip sample having a structure with a back end failed metal layer is provided. Referring to
[0037] Step 2. The chip sample is delaminated to expose the metal layer to be analyzed. Referring to
[0038] Step 3. A metal conductive layer is disposed on the metal layer is deposited on the surface of the chip sample. Referring to
[0039] In this embodiment of the present disclosure, in step 3, the metal conductive layer 03 may be deposited by means of a FIB.
[0040] Step 4. A portion of the metal conductive layer on the surface of the metal layer of the chip sample is removed to expose the metal layer. Referring to
[0041] In this embodiment of the present disclosure, the portion of the metal conductive layer on the metal layer is removed by a FIB in step 4. In the present disclosure, the FIB refers to as a focused ion beam.
[0042] Step 5. A non-conductive protective layer is deposited on the surface of the chip sample to cover the exposed metal layer and the remaining metal conductive layer . Referring to
[0043] In this embodiment of the present disclosure, the non-conductive protective layer 04 is deposited by means of a FIB in step 5.
[0044] In this embodiment of the present disclosure, the non-conductive protective layer 04 in step 5 may be a carbon protective layer.
[0045] Step 6. A TEM slice sample containing the metal layer, the metal conductive layer, and the non-conductive protective layer is prepared from the chip sample. Referring to
[0046] In this embodiment of the present disclosure, the TEM slice sample is prepared by means of a FIB in step 6.
[0047] Step 7. VC analysis is performed on the TEM slice sample to determine an open circuit position. Referring to
[0048] In this embodiment of the present disclosure, the VC analysis is performed on the TEM slice sample by means of a FIB in step 7.
[0049] Step 8. Analyzing the open circuit defect location in the TEM slice sample.
[0050] In this embodiment of the present disclosure, the open circuit defect position in the TEM slice sample may be analyzed by means of a TEM in step 8.
[0051] To sum up, the disclosed method effectively locates those 1 open circuit tiny defects from the back end metal layers. The method enables performing a TEM analysis directly after the failure analysis of defect positions, without additional steps of reprocessing the sample after locating the defect position from the failure analysis, significantly reducing analysis time, improving the success rate and quality of the analysis. Therefore, the present method effectively overcomes various difficulties in the conventional technique, so it contributes significant utilization value in the industry.
[0052] The above embodiments merely exemplify the principle and effects of the present disclosure, and are not intended to limit the disclosure. Any person familiar with the art can modify or change the above embodiments without violating the spirit and scope of the disclosure. Therefore, all equivalent modifications or changes made by those with ordinary knowledge in the art without departing from the spirit and technical ideas disclosed by the present method shall still be covered by the claims of the present application.