Structure of epitaxy on heterogeneous substrate and method for fabricating the same
11232950 · 2022-01-25
Assignee
Inventors
- Jheng Hao Fang (Taoyuan, TW)
- Yu Li Tsai (Taoyuan, TW)
- Hsueh-Hui Yang (Taoyuan, TW)
- Chih Hung Wu (Taoyuan, TW)
- Hwen Fen Hong (Taoyuan, TW)
Cpc classification
H01L21/2015
ELECTRICITY
H01L21/02694
ELECTRICITY
H01L21/02667
ELECTRICITY
H01L21/02293
ELECTRICITY
International classification
H01L21/00
ELECTRICITY
H01L21/02
ELECTRICITY
H01L21/20
ELECTRICITY
Abstract
The invention is a special designed pattern heterogeneous substrate, which is epitaxially deposited on a heterogeneous substrate by two step growth, and a thermal cycle annealing is added to reduce the lattice mismatch between the layers and the difference in thermal expansion coefficient, thereby obtaining a better stress. The quality of the semiconductor epitaxial layer is improved, and the present invention can easily grasp the timing of stress release when the semiconductor is grown on the heterogeneous substrate, avoid cracks in the semiconductor epitaxial layer, and form a crack free zone in the middle of the semiconductor epitaxial layer.
Claims
1. A method for fabricating epitaxy on a heterogeneous substrate, comprising steps of: forming a plurality of patterned holes on a heterogeneous substrate to give a patterned heterogeneous substrate, and said plurality of patterned holes including a plurality of patterned tips; applying an arsenic hydride gas to said patterned heterogeneous substrate for depositing an arsenic stop layer on said patterned heterogeneous substrate; depositing a semiconductor material to form a semiconductor nucleation layer on said arsenic stop layer; depositing a semiconductor epitaxial layer on said semiconductor nucleation layer; and performing an thermal cycle annealing process to rearrange the lattices of said semiconductor epitaxial layer, and using said plurality of patterned tips of said plurality of patterned holes to generate a plurality of cracks.
2. The method for fabricating epitaxy on a heterogeneous substrate of claim 1, wherein the shape of said plurality of patterned holes is selected from the group consisting of rhomboid, square, and rectangle.
3. The method for fabricating epitaxy on a heterogeneous substrate of claim 1, wherein said semiconductor material is selected from the group consisting of III-V semiconductor materials, II-VI semiconductor materials, and IV-VI semiconductor materials.
4. The method for fabricating epitaxy on a heterogeneous substrate of claim 1, wherein a temperature range for said thermal cycle annealing is between 800° C. and 900° C.
5. The method for fabricating epitaxy on a heterogeneous substrate of claim 1, wherein a temperature for said thermal cycle annealing is 800° C.
6. The method for fabricating epitaxy on a heterogeneous substrate of claim 1, and after the step of using an thermal cycle annealing to rearrange the lattices of said semiconductor epitaxial layer such that a plurality of cracks on said semiconductor epitaxial layer are arranged along said plurality of patterned tips of said plurality of patterned holes, further comprising a step of depositing a semiconductor buffer layer on said semiconductor epitaxial layer.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1)
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10)
(11)
DETAILED DESCRIPTION
(12) In order to make the structure and characteristics as well as the effectiveness of the present invention to be further understood and recognized, the detailed description of the present invention is provided as follows along with embodiments and accompanying figures. The concepts of the present invention can be embodied by various forms. Those embodiments are not used to limit the scope and range of the present invention.
(13) The present invention adopts a specially-designed patterned heterogeneous substrate along with the technology of thermal cycle annealing for reducing the stress between epitaxial layers due to lattice mismatch and difference in coefficients of thermal expansion. By using the thermal cycle annealing, the stress can be released along the tips of the patterns and guided to the outer edges of the epitaxial layer. Thereby, a high-quality GaAs epitaxial layer will be given according to the present invention.
(14) The methods for solving the defects produced by growing III-V materials on a heterogeneous substrate according to the prior art include changing the parameters of growing GaAs on a heterogeneous substrate, using a super-lattice buffer layer, and using the silicon-germanium buffer-layer technology by altering the proportion of germanium. Unfortunately, these methods still face the problems of high defect and dislocation density, threshold thickness limitation for epitaxial layers, cracks formed in the epitaxial layers during the epitaxy process or in the temperature ramp-down period.
(15) According to the present invention, the stress between epitaxial layers due to lattice mismatch and difference in coefficients of thermal expansion can be released along the tips of the patterns and guided to the outer edges of the GaAs epitaxial layer for avoiding cracks in the GaAs epitaxial layer and hence forming crack-free zones.
(16) First, please refer to
(17) In the step S10, as shown in
(18) As described above, the heterogeneous substrate 11 is selected from the group consisting of silicon, sapphire, aluminum nitride (AlN)/sapphire. According to a preferred embodiment of the present invention, the heterogeneous substrate 11 is, but not limited to, a silicon substrate is adopted.
(19) While using the lithography technology, the positive photoresist or the negative photoresist can be adopted. If the positive photoresist is adopted for etching patterns, the finished patterns will protrude the heterogeneous substrate 11. If the negative photoresist is adopted, the plurality of patterned holes 113 will be produced. According to a preferred embodiment of the present invention, the negative photoresist is adopted. Nonetheless, the present invention is not limited to the embodiment.
(20) The shape of plurality of patterned holes 113 is selected from the group consisting of rhomboid, square, and rectangle. According to a preferred embodiment of the present invention, the shape of plurality of patterned holes 113 is, but not limited to, a rhomboid. In addition, the plurality of patterned holes 113 include a plurality of patterned tips 1131. Please refer to
(21) Next, as shown in the steps S20 to S30, please refer to
(22) According to the present embodiment, the patterned heterogeneous substrate 10 after exposure in the step S10 is placed in a reaction chamber 22 of a horizontal metal-organic chemical vapor deposition (MOCVD) system. Please refer to
(23) The deposition system according to the present embodiment is selected from the group consisting of the horizontal MOCVD system, the molecular beam epitaxy (MBE), and the liquid phase epitaxy (LPE). According to a preferred embodiment of the present invention, the deposition system is, but not limited to, the horizontal MOCVD system 20. In the horizontal MOCVD system 20, after the carrier gas passes through the container of a semiconductor material 27, the saturated vapor of the semiconductor material 27 will be carried to the reaction chamber 22 by a central gas guiding structure 29 to mix with other reaction gases. Then, on the heated heterogeneous substrate 11, chemical reactions will occur to grow the epitaxial layer.
(24) Next, the temperature of the horizontal MOCVD system 20 is raised to 850° C. Meanwhile, the pressure of the horizontal MOCVD system 20 is adjusted. The hydrogen 23 and the arsenic hydride 25 are mixed and prebaked for 15 minutes for removing the native oxide layer on the heterogeneous substrate 10. Afterwards, the temperature is slowly lowered to 420° C. to 450° C., as well as reducing the pressure and adjusting the proportion of the semiconductor material 27 to form the semiconductor nucleation layer 13. These are the steps for the two-step growth process. The thickness of the semiconductor nucleation layer 13 is approximately 30 nm and a plurality of first spaces 133 are formed by extending the plurality of patterned holes 113 upwards.
(25) The semiconductor material 27 is selected from the group consisting of III-V semiconductor materials, II-VI semiconductor materials, and IV-VI semiconductor materials. The III-V semiconductor materials are formed by Group III elements such as aluminum (Al), gallium (Ga), and indium (In) and Group V elements such as phosphorus (P), arsenic (As), and antimony (Sb). The II-VI semiconductor materials are formed by Group II elements such as zinc (Zn), cadmium (Cd), and mercury (Hg) and Group VI elements such as sulfur (S), selenium (Se), and tellurium (Te). The II-VI semiconductor materials are formed by silicon carbide (SiC) and germanium-silicon alloy (Ge—Si). According to a preferred embodiment of the present invention, the semiconductor material 27 is, but not limited to, a III-V semiconductor material.
(26) Next, as shown in the steps S40 to S60, please refer to
(27) The semiconductor epitaxial layer 15 include a plurality of second spaces 153 extending from the plurality of first spaces 133 and a plurality of cracks 151.
(28) According to the present embodiment, the growth temperature in the above step S30 is lowered slowly to 650° C. and the proportion of the semiconductor material 27 is adjusted for forming the semiconductor epitaxial layer 15 on the semiconductor nucleation layer 13 with a thickness of about 0.85 μm.
(29) Then, the thermal cycle annealing is adopted for slowly lowering the temperature to 400° C. to 420° C. After stabilizing for 30 seconds, the growth temperature is raised to 800° C. at a rate of around 1° C. per second. By stabilizing for 5 minutes, the lattices of the semiconductor epitaxial layer 15 will be rearranged to form the plurality of cracks 151. The thermal cycle thermal cycle annealing according to the present invention can be executed once or multiple times. According to a preferred embodiment of the present invention, the thermal cycle annealing is executed, but not limited to, twice.
(30) The thermal cycle thermal cycle annealing rearranges the lattices of the semiconductor epitaxial layer 15. Thereby, the process can improve the full width at half maximum of the semiconductor epitaxial layer 15 effectively. After high-temperature epitaxy, the semiconductor epitaxial layer 15 returns to the low-temperature state. The stress of the plurality of cracks formed due to the difference in the coefficients of thermal expansion can be released along the second paces 153 extending from the plurality of patterned holes 113 to the plurality of patterned tips. The stress can be guided and released to the outer edges of the semiconductor epitaxial layer 15 effectively, and forming crack-free zones 157 between the plurality of cracks 151.
(31)
(32) Please refer to
(33) Next, as shown in the step S60, please refer to
(34) After finishing the complete semiconductor epitaxial layer 15, please refer to
(35) According to the present invention, hydrogen is adopted in a high-temperature thermal cycle annealing to induce recrystallization of GaAs for reducing the density of nucleuses on the surface gradually. Aggregating smaller nucleuses to larger ones facilitates the nucleuses to grow single-crystalline semiconductor buffer layer in both the horizontal and vertical directions. Besides, in the reaction chamber 22, the hydrogen 23 is used in the thermal cycle thermal cycle annealing. In addition to suppressing lattice mismatch between the semiconductor epitaxial layer 15 and the substrate, by using the high- and low-temperature annealing cycles, the crystals can be rearranged and thus giving preferred epitaxy quality, as well as avoiding cracks within the epitaxial layer and forming the crack-free zones 157 therebetween.
(36) According to the above embodiments of the present invention, the technology of a patterned heterogeneous substrate is adopted. By a two-step growth process, epitaxy is formed on the heterogeneous substrate. Then the thermal cycle annealing is used to grow GaAs epitaxy. By using the thermal cycle annealing, the stress produced by the difference in the coefficients of thermal expansion and lattice mismatch can be released through the patterned tips. Thereby, cracks can be avoided in the GaAs epitaxial layer and hence giving a high-quality GaAs epitaxial layer.
(37) Accordingly, the present invention conforms to the legal requirements owing to its novelty, nonobviousness, and utility. However, the foregoing description is only embodiments of the present invention, not used to limit the scope and range of the present invention. Those equivalent changes or modifications made according to the shape, structure, feature, or spirit described in the claims of the present invention are included in the appended claims of the present invention.