GATE-LAST FERROELECTRIC FIELD EFFECT TRANSISTOR AND MANUFACTURING METHOD THEREOF
20220020855 · 2022-01-20
Assignee
Inventors
- Min Liao (Xiangtan, CN)
- Binjian Zeng (Xiangtan, CN)
- Yichun Zhou (Xiangtan, CN)
- Jiajia Liao (Xiangtan, CN)
- Qiangxiang Peng (Xiangtan, CN)
- Yanwei Huan (Xiangtan, CN)
Cpc classification
H01L29/7833
ELECTRICITY
H01L21/02043
ELECTRICITY
H01L29/40111
ELECTRICITY
H01L29/66545
ELECTRICITY
H01L29/6659
ELECTRICITY
H01L29/78391
ELECTRICITY
International classification
H01L21/28
ELECTRICITY
H01L21/02
ELECTRICITY
H01L29/66
ELECTRICITY
Abstract
A gate-last ferroelectric field effect transistor includes a substrate, isolation regions, a gate structure, a side wall spacer, source and drain regions, a first metal silicide layer and an interlayer dielectric layer which are sequentially arranged from bottom to top; the present disclosure further provides a manufacturing method of a gate-last ferroelectric field effect transistor; according to structural characteristics of the gate-last ferroelectric field effect transistor and crystalline characteristics of a hafnium oxide-based ferroelectric film, a dummy gate is first introduced in a manufacturing process of the gate-last ferroelectric field effect transistor; afterwards, high-temperature annealing is performed to make sure that an unannealed hafnium oxide-based film is crystallized to form a ferroelectric phase; finally the dummy gate is removed and a gate electrode layer is deposited to meet performance requirements of the gate-last ferroelectric field effect transistor; and the gate-last ferroelectric field effect transistor has an excellent application prospect.
Claims
1. A ferroelectric field effect transistor, comprising: a substrate; isolation regions symmetrically arranged at two ends of the substrate, wherein upper surfaces of the isolation regions are not lower than an upper surface of the substrate, and bottom surfaces of the isolation regions are higher than that of the substrate; a gate structure arranged at a middle part of the upper surface of the substrate; a side wall spacer arranged outside the gate structure, wherein an inner surface of the side wall spacer is closely attached to the gate structure; source and drain regions, comprising a source region and a drain region which are formed by extending from inner sides of the isolation regions to the middle part of the substrate, wherein upper surfaces of the source region and the drain region are flush with the upper surface of the substrate, and bottom surfaces of the source region and the drain region are higher than those of the isolation regions; a first metal silicide layer formed by extending from the inner sides of the isolation regions to the side wall spacer, wherein an upper surface of the first metal silicide layer is higher than that of the substrate, a bottom surface of the first metal silicide layer is higher than those of the source and drain regions, and the first metal silicide layer is shorter than the source and drain regions; and an interlayer dielectric layer formed by extending from outer sides of the isolation regions to the side wall spacer, wherein an upper surface of the interlayer dielectric layer is flush with that of the side wall spacer, and a lower surface of the interlayer dielectric layer is closely attached to the upper surfaces of the isolation regions and the first metal silicide layer.
2. The ferroelectric field effect transistor according to claim 1, wherein the gate structure comprises a buffer layer, a doped hafnium oxide-based ferroelectric film layer, a gate electrode layer and a metal layer which are sequentially stacked from bottom to top at the middle part of the upper surface of the substrate.
3. The ferroelectric field effect transistor according to claim 2, wherein the gate electrode layer is arranged in a channel formed by the doped hafnium oxide-based ferroelectric film layer and the side wall spacer; an upper surface of the gate electrode layer is flush with that of the side wall spacer; and an outer surface of the gate electrode layer is closely attached to the inner surface of the side wall spacer and an upper surface of the doped hafnium oxide-based ferroelectric film layer.
4. The ferroelectric field effect transistor according to claim 2, wherein a channel formed by the gate electrode layer is filled with the metal layer; an upper surface of the metal layer is flush with that of the gate electrode layer; and an outer surface of the metal layer is closely attached to an inner surface of the gate electrode layer.
5. A manufacturing method of the ferroelectric field effect transistor according to claim 1, comprising S1, cleaning a substrate; S2, symmetrically arranging isolation regions at two ends of the substrate, wherein upper surfaces of the isolation regions are not lower than that of the substrate, and bottom surfaces of the isolation regions are higher than that of the substrate; S3, forming a multi-layer film structure on the substrate; S4, etching the multi-layer film structure formed in step S3 to form a gate structure precursor; further, the etching process being a reactive ion etching process; S5, forming lightly doped drain regions on the substrate and on two sides of the gate structure precursor by an ion implantation process; S6, forming a side wall spacer on the two sides of the gate structure precursor, wherein an inner surface of the side wall spacer is closely attached to the gate structure; S7, forming doped source and drain regions in the lightly doped drain regions; further, forming doped source and drain regions on two sides of the side wall spacer and in the lightly doped drain regions by an ion implantation process; S8, depositing electrode metal on a device structure formed in step S7; further the electrode metal being deposited by a magnetron sputtering process or a chemical vapor deposition process; S9, performing rapid thermal annealing (RTA) on a device structure formed in step S8 to form a first metal silicide layer on the source and drain regions, wherein an upper surface of the first metal silicide layer is higher than that of the substrate and a bottom surface of the first metal silicide layer is higher than those of the source and drain regions; in addition, the first metal silicide layer is shorter than the source and drain regions; meanwhile, a second metal silicide layer is formed on an upper surface of the gate structure precursor, and a lower surface of the second metal silicide layer is closely attached to the gate structure precursor; and simultaneously activating doped ions implanted in step S5 and step S7 to form the source and drain regions; S10, etching the electrode metal which is deposited in step S8 and unreacted during annealing in step S9 to obtain a hafnium oxide-based ferroelectric field effect transistor with a dummy gate; further, the etching process being a wet etching process; S11: depositing an interlayer dielectric on a surface of a device structure formed in step S10 to form an interlayer dielectric layer to cover the second metal silicide layer, afterwards flattening the interlayer dielectric layer to expose the dummy gate, such that an upper surface of the interlayer dielectric layer is flush with that of the side wall spacer, and a lower surface of the interlayer dielectric layer is closely attached to upper surfaces of the isolation regions and the first metal silicide layer; S12: removing the dummy gate by an etching process; and S13, forming a gate structure on a surface of a device formed in step S12 to obtain the gate-last ferroelectric field effect transistor.
6. The manufacturing method of the ferroelectric field effect transistor according to claim 5, wherein the forming a multi-layer film structure in step S3 comprises the following steps of: S31, forming a buffer layer on an upper surface of the substrate, preferably by a chemical oxidation process, a thermal oxidation process or an atomic layer deposition process; S32, forming a hafnium oxide-doped film layer on an upper surface of the buffer layer, preferably by an atomic layer deposition process, a metal-organic chemical vapor deposition process or a magnetron sputtering process; and S33, forming a dummy gate layer on the hafnium oxide-doped film layer, preferably by a chemical vapor deposition process or an atomic layer deposition process.
7. The manufacturing method of the ferroelectric field effect transistor according to claim 6, wherein the buffer layer formed in step S31 is made from SiON and formed by a thermal oxidation process which specifically comprises: forming a SiO.sub.2 film on the upper surface of the substrate, and annealing the SiO.sub.2 film in NH.sub.3 or a mixed gas of N.sub.2 and O.sub.2 to form a SiON film.
8. The manufacturing method of the ferroelectric field effect transistor according to claim 6, wherein the atomic layer deposition process for doping Zr in step S32 specifically comprises: forming an Hf.sub.0.5Zr.sub.0.5O.sub.2 film on the buffer layer according to a cycle ratio of 1:1 at 250° C. to 300° C. by taking Hf[N(C.sub.2H.sub.5)CH.sub.3].sub.4 and Zr[N(C.sub.2H.sub.5)CH.sub.3].sub.4 as precursors.
9. The manufacturing method of the ferroelectric field effect transistor according to claim 6, wherein the forming of the dummy gate layer in step S33 comprises forming an amorphous silicon layer; or the forming of the dummy gate layer in step S33 comprises forming a double-layer structure composed of an SiO.sub.2 layer and an amorphous silicon layer.
10. The manufacturing method of the ferroelectric field effect transistor according to claim 9, wherein the forming the SiO.sub.2 layer comprises: introducing SiH.sub.4 and O.sub.2 below 450° C., and forming the SiO.sub.2 film layer on the hafnium oxide-doped film layer by a chemical vapor deposition process.
11. The manufacturing method of the ferroelectric field effect transistor according to claim 9, wherein the forming the amorphous silicon layer comprises: introducing SiH.sub.4 and H.sub.2 below 450° C., and depositing an amorphous silicon film on the SiO.sub.2 film by a chemical vapor deposition process.
12. The manufacturing method of the ferroelectric field effect transistor according to claim 9, wherein the forming the SiO.sub.2 layer comprises: depositing the SiO.sub.2 film on the hafnium oxide-doped film layer by an atomic layer deposition process below 450° C. by taking HSi(N(CH.sub.3).sub.2).sub.3 (TDMAS) as a precursor and H.sub.2O.sub.2 as an oxidant.
13. The manufacturing method of the ferroelectric field effect transistor according to claim 5, wherein the rapid thermal annealing operation in step S9 further comprises forming a ferroelectric phase in the hafnium oxide-doped film layer to form a doped hafnium oxide-based ferroelectric film layer.
14. The manufacturing method of the ferroelectric field effect transistor according to claim 5, wherein the rapid thermal annealing operation in step S9 is performed at a temperature of 400° C. to 1000° C. for 1 to 60 seconds; further, the rapid thermal annealing operation is performed in vacuum or in an inert gas; and preferably, the inert gas is N.sub.2 or Ar.
15. The manufacturing method of the ferroelectric field effect transistor according to claim 5, wherein the forming the gate structure in step S13 comprises: forming a gate electrode layer and a metal layer on a surface of a device structure formed in step S12; flattening the gate electrode layer and the metal layer; removing the gate electrode layer and the metal layer which cover an interlayer dielectric, such that upper surfaces of the gate electrode layer and the metal layer are flush with that of the interlayer dielectric layer and that of the side wall spacer, thus obtaining the gate-last ferroelectric field effect transistor; and preferably, the flattening process is a chemical mechanical polishing method.
16. The manufacturing method of the ferroelectric field effect transistor according to claim 5, wherein the gate electrode layer and the metal layer are formed by a magnetron sputtering process, a chemical vapor deposition process or an atomic layer deposition process in step S13.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0084]
[0085]
[0086]
[0087]
[0088]
[0089]
[0090]
[0091]
[0092]
REFERENCE NUMERALS
[0093] 15-31: steps of the manufacturing process;
[0094] 1: substrate; 2: isolation region; 31: buffer layer; 32a: hafnium oxide-doped film layer; 32b: doped hafnium oxide-based ferroelectric film layer (formed by annealing the hafnium oxide-doped film layer 32a); 33: SiO.sub.2 layer; 34: amorphous silicon layer; 51a: lightly doped drain region; 4: side wall spacer; 5 (including 51 and 52): source and drain regions; 61: first metal silicide layer; 62: second metal silicide layer; 7: interlayer dielectric layer; 8: gate electrode layer; and 9: metal layer.
DETAILED DESCRIPTION OF THE EMBODIMENTS
[0095] To make the purpose, technical solutions, and advantages of the present disclosure clearer, the present disclosure will be further described in detail below with reference to specific embodiments and the accompanying drawings. It should be understood that these descriptions are merely exemplary and are not intended to limit the scope of the present disclosure. In addition, in the following description, descriptions of conventional structures and technologies are omitted to avoid unnecessarily confusing the concepts of the present disclosure.
[0096] A schematic diagram of a layer structure of an embodiment of the present disclosure is illustrated in the accompany drawings. These drawings are not drawn to scale, in which some details are enlarged to be seen clearly, and some details may be omitted. The shapes of various regions and layers shown in the drawings and relative sizes and positional relationships thereof are merely exemplary, which may be different due to manufacturing tolerances or technical limitations in practice, and those skilled in the art may additionally design regions/layers with different shapes, sizes and relative positions according to actual needs.
[0097] Apparently, the described embodiments are merely some rather than all of the embodiments of the present disclosure. All other embodiments obtained by a person of ordinary skill in the art based on the embodiments of the present disclosure without creative efforts shall fall within the protection scope of the present disclosure.
[0098] The present disclosure will be described in more detail below with reference to the accompanying drawings. In all accompanying drawings, the same elements are designated by similar reference numerals. For clarity, all parts in the accompanying drawings are not drawn to scale.
[0099] In order to understand the present disclosure more clearly, many specific details of the present disclosure, such as the structure, material, size, processing technique and technology of the device, are described below. However, as those skilled in the art can understand, the present disclosure may be implemented without following these specific details. Unless otherwise specified hereinafter, each part of the device may be made from materials known by those skilled in the art.
[0100] In the present disclosure, the term “semiconductor structure” refers to a general name of a whole semiconductor structure formed in each step for manufacturing a semiconductor device, including a semiconductor substrate and all layers or regions that have been formed on the semiconductor substrate.
[0101] Improvement of processes for forming film and layer-like structures plays a significant role in development of integrated circuits and optoelectronic devices. A ferroelectric film refers to a film with a ferroelectricity and a thickness ranging from several nanometers to several micrometers. Up to now, people can manufacture ferroelectric films with excellent properties by a variety of methods; these methods can be divided into physical methods and chemical methods according to different mechanisms; the physical methods include a sputtering method, a pulsed laser deposition (PLD) method, a molecular beam epitaxy method, etc.; and the chemical methods include an atomic layer deposition method, a metal-organic chemical vapor deposition method, a sol-gel method, etc.
Embodiment 1 Gate-Last Hafnium Oxide-Based Ferroelectric Field Effect Transistor
[0102] Referring to
[0103] a substrate 1, wherein the substrate is p-type doped monocrystalline silicon, and an element boron (P) is doped in p-type doping;
[0104] isolation regions 2 symmetrically arranged at two ends of the substrate 1, wherein upper surfaces of the isolation regions 2 are not lower than that of the substrate 1, bottom surfaces of the isolation regions 2 are higher than that of the substrate 1, and the isolation regions are made from SiO.sub.2;
[0105] a gate structure 3, which includes a buffer layer 31, a doped hafnium oxide-based ferroelectric film layer 32b, a gate electrode layer 8 and a metal layer 9 which are sequentially stacked from bottom to top at a middle part of an upper surface of the substrate 1, wherein the buffer layer is made from SiO.sub.2 and has a thickness of 1 nm; an element zirconium (Zr) is doped in the doped hafnium oxide-based ferroelectric film, with a doping amount of 50% (i.e., Hf.sub.0.5Zr.sub.0.5O.sub.2) and a thickness of 10 nm; an electrode of the gate electrode layer is made from HfN.sub.0.5 and has a thickness of 10 nm; and the metal layer is made from W and has a thickness of 50 nm;
[0106] a side wall spacer 4 arranged outside the gate structure, where an inner surface of the side wall spacer 4 is closely attached to the gate structure, and side wall spacer layers are made from SiO.sub.2;
[0107] source and drain regions 5, including a source region and a drain region which are formed by extending from inner sides of the isolation regions to a middle part of the substrate, where upper surfaces of the source region and the drain region are flush with the upper surface of the substrate, bottom surfaces of the source region and the drain region are higher than those of the isolation regions, and an element doped in the source and drain regions is any one of phosphorus (P) and arsenic (S);
[0108] a first metal silicide layer 61 formed by extending from the inner sides of the isolation regions to the side wall spacer, where an upper surface of the first metal silicide layer 61 is higher than that of the substrate; a bottom surface of the first metal silicide layer 61 is higher than those of the isolation regions; the first metal silicide layer (61) is shorter than the source and drain regions; the first metal silicide layer 61 is made from TiSi.sub.2 and has a thickness of 10 nm; and
[0109] an interlayer dielectric layer 7 formed by extending from outer sides of the isolation regions to the side wall spacer, where an upper surface of the interlayer dielectric layer 7 is flush with that of the side wall spacer; a lower surface of the interlayer dielectric layer 7 is closely attached to the upper surfaces of the isolation regions and the first metal silicide layer, where the interlayer dielectric is made from SiO.sub.2, and has a thickness which is equal to a sum of the thicknesses of the buffer layer, the doped hafnium oxide-based ferroelectric film layer, the gate electrode layer and the metal layer, namely 71 nm.
Embodiment 2
[0110] Referring to
[0111] S1, referring to
[0112] S2, an active region is defined according to a process flow 15; the isolation regions 2 are formed by a local oxidation of silicon (LOCOS) process; the other regions are considered as the active region;
[0113] S3, referring to
[0114] S4, referring to
[0115] S5: referring to
[0116] S6, referring to
[0117] S7, referring to
[0118] S8, referring to
[0119] S9, referring to
[0120] S10, referring to
[0121] S11, referring to
[0122] S12, referring to
[0123] S13, referring to
[0124] S14, referring to
[0125] S15, referring to
[0126] S16, referring to
Embodiment 3
[0127] Referring to
[0128] S1, referring to
[0129] S2, an active region is defined according to a process flow 15, namely the substrate 1 is etched by a reactive ion etching process to form a Mesa structure to form isolation regions 2, and the other regions are considered as active regions;
[0130] S3, referring to
[0131] S4, referring to
[0132] S5, referring to
[0133] S6, referring to
[0134] S7, referring to
[0135] S8, referring to
[0136] S9, referring to
[0137] S10, referring to
[0138] S11, referring to
[0139] S12, referring to
[0140] S13, referring to
[0141] S14, referring to
[0142] S15, referring to
[0143] S16, referring to
Embodiment 4
[0144] Referring to
[0145] S1, referring to
[0146] S2, an active region is defined according to a process flow 15, namely isolation regions 2 are formed on the substrate by a shallow trench isolation (STI for short) process, and the other regions are considered as the active region;
[0147] S3, referring to
[0148] S4, referring to
[0149] S5, referring to
[0150] S6, referring to
[0151] S7, referring to
[0152] S8, referring to
[0153] S9, referring to
[0154] S10, referring to
[0155] S11, referring to
[0156] S12, referring to
[0157] S13, referring to
[0158] S14, referring to
[0159] S15, referring to
[0160] S16, referring to
[0161] It should be understood that the above specific embodiments of the present disclosure are merely used to illustrate or explain the principles of the present disclosure, but do not limit the present disclosure. Therefore, any modifications, equivalent substitutions, improvements and the like made without departing from the spirit and scope of the present disclosure should be included in the protection scope of the present disclosure. In addition, the appended claims of the present disclosure are intended to cover all changes and modifications that fall within the scope and boundaries, or equivalents of such scope and boundaries of the appended claims.
[0162] In the above description, the technical details such as the composition of each layer are not explained in detail. However, it should be understood by those skilled in the art that layers, regions and the like with desired shapes can be formed by various means in the prior art. In addition, in order to form the same structure, those skilled in the art can also design a method that is not completely the same as the method described above.
[0163] The present disclosure has been described above with reference to the embodiments of the present disclosure. However, these embodiments are for illustrative purposes only, and are not intended to limit the scope of the present disclosure. The scope of the present disclosure is limited by the appended claims and legal equivalents thereof. Without departing from the scope of the present disclosure, those skilled in the art can make various substitutions and modifications, which should all fall within the scope of the present disclosure.
[0164] Although the embodiments of the present disclosure have been described in detail, it should be understood that various changes, substitutions and alterations can be made to the embodiments of the present disclosure without departing from the spirit and scope of the present disclosure.
[0165] It is apparent that the above embodiments are merely listed for clear description, and are not intended to limit the implementations. Those of ordinary skill in the art may make modifications or variations in other forms based on the above description. There is no need and no way to exhaust all of the implementations. Obvious changes or variations made thereto shall still fall within the protection scope of the present disclosure.