POWER MODULE
20230335457 · 2023-10-19
Inventors
- Shoucao SHI (Shenzhen, CN)
- Qiulian ZENG (Shenzhen, CN)
- Chuanming LUO (Shenzhen, CN)
- Haiping Wu (Shenzhen, CN)
Cpc classification
H01L2224/48139
ELECTRICITY
H01L23/3142
ELECTRICITY
H01L2225/06506
ELECTRICITY
International classification
H01L23/498
ELECTRICITY
H01L25/07
ELECTRICITY
Abstract
A power module includes a positive input electrode, a negative input electrode, an upper bridge substrate, a lower bridge substrate, an upper bridge chip, a lower bridge chip, an output electrode, and a signal transmission terminal stacked in sequence. The upper bridge chip has a collector connected to the upper bridge substrate, and an emitter connected to the output electrode. The lower bridge chip has a collector connected to the output electrode. A sampling terminal at the emitter of the upper bridge chip, a sampling terminal at a collector of the upper bridge chip and a control terminal of the upper bridge chip, and a sampling terminal at an emitter of the lower bridge chip, a sampling terminal at a collector of the lower bridge chip, and a control terminal of the lower bridge chip are all connected to the signal transmission terminal.
Claims
1. A power module, comprising: a positive input electrode, a negative input electrode, an upper bridge substrate, a lower bridge substrate, an upper bridge chip, a lower bridge chip, an output electrode, and a signal transmission terminal, wherein the upper bridge substrate, the upper bridge chip, the lower bridge chip, and the lower bridge substrate are stacked in sequence, wherein: the upper bridge chip has a collector connected to the upper bridge substrate, and an emitter connected to the output electrode, the lower bridge chip has a collector connected to the output electrode, a sampling terminal at the emitter of the upper bridge chip, a sampling terminal at the collector of the upper bridge chip, and a control terminal of the upper bridge chip, and a sampling terminal at an emitter of the lower bridge chip, a sampling terminal at the collector of the lower bridge chip, and a control terminal of the lower bridge chip are connected to the signal transmission terminal, the positive input electrode is connected to the upper bridge substrate, and the negative input electrode is connected to the lower bridge substrate.
2. The power module according to claim 1, further comprising: an upper bridge buffer block and a third connection layer, wherein the upper bridge chip, the upper bridge buffer block, and the lower bridge chip are stacked, the upper bridge chip is connected to the upper bridge buffer block through the third connection layer, the emitter of the upper bridge chip is connected to the output electrode through the upper bridge buffer block.
3. The power module according to claim 2, further comprising: a lower bridge buffer block, a fourth connection layer, and a fifth connection layer, wherein the upper bridge chip, the upper bridge buffer block, the lower bridge buffer block, and the lower bridge chip are stacked, the collector of the lower bridge chip is connected to the output electrode, the emitter of the lower bridge chip is connected to the lower bridge buffer block through the fourth connection layer, and the lower bridge buffer block is connected to the lower bridge substrate through the fifth connection layer.
4. The power module according to claim 3, further comprising: a second connecting layer and an upper bridge heat dissipation baseplate, wherein the upper bridge heat dissipation baseplate, the upper bridge substrate, the upper bridge chip, the upper bridge buffer block, the lower bridge chip, the lower bridge buffer block, and the lower bridge substrate are stacked in this order, and the upper bridge substrate is connected to the upper bridge heat dissipation baseplate through the second connecting layer.
5. The power module according to claim 4, further comprising: a sixth connecting layer and a lower bridge heat dissipation baseplate, wherein the upper bridge heat dissipation baseplate, the upper bridge substrate, the upper bridge chip, the upper bridge buffer block, the lower bridge chip, the lower bridge buffer block, the lower bridge substrate and the lower bridge heat dissipation baseplate are stacked in this order, and the lower bridge substrate is connected to the lower bridge heat dissipation baseplate through the sixth connecting layer.
6. The power module according to claim 5, wherein a back side of the upper bridge substrate and a back side of the lower bridge substrate are respectively welded or sintered to the upper bridge heat dissipation baseplate and the lower bridge heat dissipation baseplate.
7. The power module according to claim 1, wherein the upper bridge chip, the output electrode, and the lower bridge chip are stacked in sequence.
8. The power module according to claim 1, further comprising: a first connection layer, wherein the collector of the upper bridge chip is connected to the upper bridge substrate through the first connection layer.
9. The power module according to claim 1, further comprising: a thermistor and a thermistor terminal, wherein the thermistor is connected to the thermistor terminal through its bonding wire.
10. The power module according to claim 9, wherein the thermistor terminal and the signal transmission terminal both have bent structures.
11. The power module according to claim 1, wherein the upper bridge chip and the lower bridge chip both are arranged in a lateral direction.
12. The power module according to claim 1, wherein the upper bridge chip and the lower bridge chip both are arranged in a longitudinal direction.
13. The power module according to claim 5, wherein an installation plane of the positive input electrode and an installation plane of the negative input electrode are located on different horizontal planes.
14. The power module according to claim 5, wherein the installation plane of the positive input electrode and the installation plane of the negative input electrode are located on different planes and both are at a 90° angle to the horizontal plane.
15. The power module according to claim 5, further comprising: an upper bridge heat dissipation water channel and a lower bridge heat dissipation water channel, wherein the upper bridge heat dissipation baseplate is mounted together with the upper bridge heat dissipation water channel, and the lower bridge heat dissipation baseplate is mounted together with the lower bridge heat dissipation water channel.
16. The power module according to claim 15, wherein the upper bridge heat dissipation baseplate is mounted to the upper bridge heat dissipation water channel through an upper bridge sealing ring, the lower bridge heat dissipation baseplate is mounted to the lower bridge heat dissipation water channel through a lower bridge sealing ring, and the upper bridge heat dissipation water channel and the lower bridge heat dissipation water channel are secured together by a fastener.
17. The power module according to claim 16, wherein multiple power modules are stacked in a direction perpendicular to the chips, and for two adjacent power modules, the lower bridge heat dissipation water channel of a lower power module of the two adjacent power modules and the upper bridge heat dissipation water channel of an upper power module of the two adjacent power modules form a two-in-one water channel, the two-in-one water channel is an independent water channel internally divided into two independent water channel spaces which are respectively an independent upper water channel space and an independent lower water channel space.
18. The power module according to claim 16, further comprising a driving board, wherein the driving board is arranged on a side of the upper bridge heat dissipation water channel and the lower bridge heat dissipation water channel and is disposed close to one side of the signal transmission terminal where the control terminal is located.
19. The power module according to claim 1, wherein a sampling terminal at the emitter of the upper bridge chip, a sampling terminal at the collector of the upper bridge chip, and the control terminal of the upper bridge chip, and a sampling terminal at the emitter of the lower bridge chip, a sampling terminal at the collector of the lower bridge chip, and the control terminal of the lower bridge chip are all connected to the signal transmission terminal through their respective bonding wires.
Description
BRIEF DESCRIPTION OF DRAWINGS
[0008] The accompanying drawings are intended to provide a further understanding of the present disclosure and form a part of the description. The accompanying drawings are used to explain the present disclosure, but do not constitute a limitation on the present disclosure. In the accompanying drawings:
[0009]
[0010]
[0011]
[0012]
[0013]
[0014]
[0015]
[0016]
[0017]
[0018]
[0019]
[0020]
[0021]
[0022]
[0023]
[0024]
[0025]
[0026]
[0027]
[0028]
[0029]
[0030]
DESCRIPTION OF REFERENCE NUMERALS
[0031] 1: Lower bridge heat dissipation baseplate; 2: Welded or sintered connection layers between a heat dissipation base plate and a substrate, between a substrate and a chip, between a chip and a buffer block, between a buffer block and an electrode, and between a buffer block and a substrate; 3: Lower bridge substrate; 4: Lower bridge buffer block; 5: Lower bridge chip; 6: Output electrode; 7: Upper bridge buffer block; 8: Bridge chip; 9: Upper bridge substrate; 10: Upper bridge heat dissipation baseplate; 11: Positive input electrode; 12: Negative input electrode; 13: Thermistor terminal; 14: Bonding wire; 15: Thermistor; 16: Signal transmission terminal; 17: Plastic packaging shell; 18: Upper bridge sealing ring; 19: Upper bridge heat dissipation water channel; 20: Lower bridge sealing ring; 21: Lower bridge heat dissipation water channel; 23: Two-in-one water channel; 24: Driving board.
DESCRIPTION OF EMBODIMENTS
[0032] Specific embodiments of the present disclosure will be described in detail with reference to the accompanying drawings. It should be understood that the specific embodiments described here are only for the purpose of illustrating and explaining the present disclosure, and are not intended to limit the present disclosure.
[0033] The existing half-bridge structure packaging mainly has the following three forms.
[0034] 1) Half bridge structure formed by individual transistors connected in series. In an individual transistor, a lower surface of a chip of the transistor, i.e., collector C, is welded to a substrate, an upper surface of the chip, i.e., emitter E, is wire-bonded to the substrate, and a gate G of the chip is connected to these electrodes through bonding, so as to complete the structural packaging. Finally, the packaged modules are electrically connected in series to form a half bridge structure with single-sided heat dissipation.
[0035] 2) Half bridge structure module with single-sided heat dissipation. An electrical isolation among electrodes of upper and lower bridge arms is formed by using grooves in the substrate. The lower surface of the chip, i.e., collector C, is welded to the substrate, the upper surface of the chip, i.e. emitter E, is wire-bonded to the substrate, and the gate G of the chip is bonded to these electrodes to complete the structural packaging. At the same time, a connection between the upper bridge arm E and the lower bridge arm C is completed through bonding, forming a half bridge structure with single-sided heat dissipation.
[0036] 3) Half bridge structure module with double-sided heat dissipation. The lower surface of the chip, i.e., collector C, is welded to the substrate, the upper surface of the chip, i.e., emitter E, is welded to a copper block, and the copper block is then welded to the substrate, the chip gate G is bonded to the electrodes to complete the structural packaging, thereby forming a half bridge structure with double-sided heat dissipation.
[0037] However, the main electrodes of these packaged structures all have planar design structures. That is, the input and output electrodes are on a same plane as the substrate surface, and the upper and lower bridge chips are also arranged in a same plane, as shown in
[0038] The existing modularized heat dissipation structures mainly include the following three types: 1) a flat plate on single side, that is to say, a substrate is connected to a baseplate, and is installed on a heat sink, so as to dissipate heat through the flat baseplate; 2) pinfins on single side, that is to say, a substrate is connected to a baseplate with pinfins, and is installed on a heat sink to dissipate heat through the baseplate with pinfins; 3) double-sided heat dissipation without any baseplate, that is to say, a substrate is directly installed on a heat sink so as to dissipate the heat through the substrates on both sides.
[0039] The above three types of packaging all adopt a planar and lateral connection structure to form a half bridge packaged form in which upper and lower bridges are connected. In the module having individual transistors, individual transistors are connected in series and parallel so as to form a required half bridge or another circuit structure. In an integrated module, multiple chips are disposed on a substrate and are connected in series and parallel to form a required circuit structure. Both the connection among individual transistors and the bonding-wire connection among chips will increase the parasitic inductance and reduce the overcurrent capacity. Moreover, due to the fact that the upper and lower bridge chips are packaged on a same plane, the packaging volume of the module is relatively large, and the heat dissipation surface is relatively single, resulting in poor reliability performance. In addition, in the existing main electrode layout of the miniaturized modular design, the main electrodes are very close to each other, which causes a safety distance hazard and cannot meet the requirements of high-voltage applications. The existing heat dissipation structures in the module have a relatively low heat dissipation performance, and cannot meet the requirements for a higher power density and more efficient heat dissipation in the high-temperature operation.
[0040]
[0041] Here, the signal transmission terminal 16 is used for signal transmission and reception, and its uses include but are not limited to control, sampling, etc. In the embodiment of
[0042] Similarly, the bonding wire 14 here is a collection of all bonding wires, including e.g., a bonding wire connecting the sampling terminal at the emitter of the upper bridge chip 8 to the signal transmission terminal 16, a bonding wire leading out from the sampling terminal at the emitter of the lower bridge chip 5 to the signal transmission terminal 16, and so on.
[0043] The upper bridge buffer block 7 here serves as an electrical connection, increases the heat capacity of the heat dissipation path to improve heat dissipation efficiency, and provides space for the bonding wire to lead out. For example, the upper bridge buffer block 7 can be a copper block, a molybdenum block, and so on. Other buffer blocks described below have similar functions to those of the upper bridge buffer block 7. Those skilled in the art can understand that a buffer block doesn't completely attach to a corresponding chip. That is, a buffer block is only in contact with a corresponding chip at a necessary position e.g., a position where an electrode is disposed, and a clearance between the buffer block and the corresponding chip should be left at a position where the buffer block and the corresponding chip are not in contact with each other according to the circuit layout.
[0044] In addition, for the convenience of description, three terminals of each of the upper bridge chip 8 and the lower bridge chip 5 are described as an emitter, a collector, and a control terminal in this disclosure. However, those skilled in the art should understand that the upper bridge chip 8 and the lower bridge chip 5 can be devices of IGBT type, devices of MOS type, or other types of devices.
[0045] By adopting the above technical solution, the stacked arrangement of the upper bridge chip 8, the upper bridge buffer block 7, and the lower bridge chip 5 can reduce a packaging volume of the power module, increase a system power, reduce the parasitic inductance of the power module (for example, under the same power output, the parasitic inductance of the packaged structure formed by vertical stacking according to the embodiment of the present disclosure can be within 5 nH, while the inductance of the existing packaged structure exceeds 10 nH), improve the overcurrent capacity of the power module and increase the heat dissipation area of the power module, and thus can effectively reduce chip temperature and effectively improve the reliability of the power module and the system.
[0046] With reference to
[0047] The collector of the upper bridge chip 8 is connected to the upper bridge substrate 9. The upper bridge substrate 9 is connected to the upper bridge heat dissipation baseplate 10 through the second connection layer 202. The upper bridge chip 8 is connected to the upper bridge buffer block 7 through the third connection layer 203. The emitter of the lower bridge chip 5 is connected to the lower bridge buffer block 4 through the fourth connection layer 204. The lower bridge buffer block 4 is connected to the lower bridge substrate 3 through the fifth connection layer 205, and the lower bridge substrate 3 is connected to the lower bridge heat dissipation baseplate 1 through the sixth connection layer 206. Optionally, the collector of the upper bridge chip 8 is connected to the upper bridge substrate 9 through the first connection layer 201. For example, the first to sixth connection layers mentioned above are corresponding connection layers e.g., welded or sintered connection layers between a corresponding heat dissipation base plate and a corresponding substrate, between a corresponding substrate and a corresponding chip, between a corresponding chip and a corresponding buffer block, between a corresponding buffer block and a corresponding electrode, and between a corresponding buffer block and a corresponding substrate, and are used for connecting the various components mentioned above and contribute to heat dissipation.
[0048] The upper bridge heat dissipation baseplate 10 and the lower bridge heat dissipation baseplate 1 can be heat dissipation base plates with Pin-Fins or other types of heat dissipation baseplates.
[0049] The upper bridge substrate 9 and the lower bridge substrate 3 both can be ceramic substrates, such as copper-clad ceramic substrates (such as copper-clad aluminum nitride ceramic substrates, copper-clad aluminum oxide ceramic substrates, etc.), active metal brazed ceramic substrates, etc. The thickness of each of the upper and lower copper cladding of the ceramic substrate is adjustable.
[0050] As shown in
[0051] As shown in
[0052]
[0053] As shown in
[0054] As shown in
[0055] As shown in
[0056] As shown in
[0057] As shown in
[0058] As shown in
[0059] As shown in
[0060]
[0061] It can be obtained from the above description that, in the structures in the prior art, chips connected in series are arranged horizontally, and the current passes vertically through a chip and then flows horizontally through a connecting part. The power module according to the embodiment of the present disclosure however has a vertical transmission structure. In this way, chips are stacked in layers to shorten the current flow path, and the current flows vertically, thereby greatly reducing the parasitic inductance of the circuit. At the same time, the chips can form a stacked structure together with substrates and buffer blocks, and heat generated by the chips can be dissipated through multiple substrates and buffer blocks, thereby greatly improving the heat dissipation efficiency, achieving a lower operating temperature of the chips under a same working condition and thus significantly improving the reliability and extending service life of the power module. In addition, the power module is provided with heat dissipation baseplates on both sides thereof, which can efficiently dissipate heat via double-sided heat dissipation during application, significantly reduce the operation temperature of chips and improve the operational reliability and service life of the chip. Furthermore, in the heat dissipation baseplate structure, the substrate is connected to the heat dissipation baseplate through welding or sintering, which can significantly reduce the thermal resistance between the substrate and the heat dissipation baseplate. Additionally, since a heat dissipation structure is provided on both sides of the power module, the heat dissipation efficiency can be further improved and a heat dissipation foundation can be provided for a packaged module that is miniaturized.
[0062]
[0063]
[0064]
[0065]
[0066]
[0067]
[0068]
[0069] Certain embodiments of the present disclosure are described in detail above in conjunction with the accompanying drawings. However, the present disclosure is not limited to the specific details of the aforementioned embodiments. Within the scope of the technical concept of the present disclosure, multiple simple variations can be made to the technical solutions of the present disclosure, and these simple variations fall within the protection scope of the present disclosure.
[0070] Furthermore, it should be noted that the various specific technical features described in the above specific embodiments can be combined in any suitable way without contradiction. In order to avoid unnecessary repetition, various possible combinations are not separately explained in this disclosure.
[0071] In addition, various different embodiments of the present disclosure can be combined arbitrarily as long as they do not violate the ideas of the present disclosure, and they should also be considered as contents disclosed in the present disclosure.