TSV as pad
11749645 · 2023-09-05
Assignee
Inventors
- Guilian Gao (San Jose, CA)
- Bongsub Lee (Santa Clara, CA, US)
- Gaius Gillman Fountain, Jr. (Youngsville, NC)
- Cyprian Emeka Uzoh (San Jose, CA)
- Belgacem Haba (Saratoga, CA, US)
- Laura Wills Mirkarimi (Sunol, CA)
- Rajesh Katkar (Milpitas, CA, US)
Cpc classification
H01L21/76895
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L23/4824
ELECTRICITY
H01L2224/09517
ELECTRICITY
H01L2224/80896
ELECTRICITY
H01L23/481
ELECTRICITY
H01L25/50
ELECTRICITY
H01L2224/06131
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2224/80895
ELECTRICITY
H01L24/80
ELECTRICITY
H01L2224/80896
ELECTRICITY
H01L2224/80895
ELECTRICITY
H01L2224/0903
ELECTRICITY
H01L2225/06524
ELECTRICITY
H01L23/5226
ELECTRICITY
H01L2224/80986
ELECTRICITY
H01L2225/06544
ELECTRICITY
H01L2224/80986
ELECTRICITY
International classification
H01L25/065
ELECTRICITY
H01L21/768
ELECTRICITY
H01L23/48
ELECTRICITY
H01L23/482
ELECTRICITY
Abstract
Representative techniques and devices including process steps may be employed to mitigate the potential for delamination of bonded microelectronic substrates due to metal expansion at a bonding interface. For example, a through-silicon via (TSV) may be disposed through at least one of the microelectronic substrates. The TSV is exposed at the bonding interface of the substrate and functions as a contact surface for direct bonding.
Claims
1. A method of forming a microelectronic assembly comprising: providing a first electrically conductive via through a first substrate having a base layer and a first bonding surface, the first electrically conductive via extending at least partially through the first substrate and having a buried first end; exposing the first end of the first electrically conductive via from a surface opposite the first bonding surface; forming a second bonding surface at the surface opposite the first bonding surface, comprising forming a nonconductive surface defined at least in part by a nonconductive bonding layer having a dielectric layer and an insulator on the dielectric layer, polishing the nonconductive surface, and recessing the exposed first end of the first electrically conductive via, wherein the dielectric layer extends along a portion of the electrically conductive via and over the base layer; providing a second substrate including a second electrically conductive via extending at least partially therethrough and a pad electrically coupled to the second electrically conductive via; and bonding the second bonding surface of the first substrate to the second substrate such that the second electrically conductive via is contacting the first electrically conductive via.
2. The method of forming a microelectronic assembly of claim 1, wherein the recess compensates for an expansion of the first electrically conductive via during a bonding process.
3. The method of forming a microelectronic assembly of claim 1, further comprising direct bonding the second bonding surface of the first substrate to the second substrate without intervening adhesive.
4. The method of forming a microelectronic assembly of claim 1, wherein no portion of the second electrically conductive via is disposed within a perimeter of the electrically conductive pad in a plan view.
5. The method of forming a microelectronic assembly of claim 1, wherein the first electrically conductive via of the first substrate is substantially aligned with the second electrically conductive via of the second substrate.
6. The method of forming a microelectronic assembly of claim 1, further comprising forming the exposed end of the conductive via such that there is a sloped gap between the conductive via and the second bonding surface.
7. A method of forming a microelectronic assembly, comprising: providing a first substrate having a base layer, a front side and a back side, the back side having a bonding surface comprising a nonconductive bonding layer and an exposed electrically conductive via recessed from the nonconductive bonding layer, the nonconductive bonding layer comprising a dielectric layer and an insulator on the dielectric layer, the dielectric layer extending along a portion of the electrically conductive via and over the base layer; providing a second substrate having a front side and a back side, the front side including a nonconductive bonding layer and an exposed pad; coupling the front side of the second substrate to the back side of the first substrate by contacting the nonconductive bonding layers of the first and second substrates; and coupling the exposed pad to the exposed electrically conductive via through a thermal processing step, wherein the exposed pad is recessed below the nonconductive bonding layer of the second substrate prior to coupling to accommodate thermal expansion of the exposed pad and the electrically conductive via.
8. The method of forming a microelectronic assembly of claim 7, wherein the dielectric layer comprises a diffusion barrier, the insulator activated as a bonding surface.
9. The method of forming a microelectronic assembly of claim 7, wherein the nonconductive bonding layer includes a third layer over the insulator.
10. The method of forming a microelectronic assembly of claim 9, wherein the third layer comprises an additional dielectric layer.
11. The method of forming a microelectronic assembly of claim 9, wherein the third layer comprises silicon oxide.
12. The method of forming a microelectronic assembly of claim 9, wherein the third layer and the insulator comprise different materials.
13. The method of forming a microelectronic assembly of claim 9, wherein the third layer and the insulator comprise the same material.
14. The method of forming a microelectronic assembly of claim 9, wherein no barrier layer is provided between the third layer and the insulator.
15. The method of forming a microelectronic assembly of claim 9, wherein the third layer and the insulator have different residue stress characteristics.
16. The method of forming a microelectronic assembly of claim 15, wherein one of the third layer and the insulator are in tension and the other of the third layer and the insulator are in compression.
17. A method of forming a microelectronic assembly, comprising: providing a first substrate having a backside surface comprising a nonconductive bonding layer and an exposed conductive via; providing a second substrate having a backside surface comprising a nonconductive bonding layer and an exposed conductive via; coupling the second substrate to the first substrate by contacting the nonconductive bonding layers of the first and second substrates; coupling the exposed conductive vias of the first and second substrate; and transferring heat from the first substrate to the second substrate via the conductive via of the first substrate and the conductive via of the second substrate.
18. The method of forming a microelectronic assembly of claim 17, wherein the vias are configured to carry an electrical signal to or from an electrical device in the first or second substrate.
19. A microelectronic assembly, comprising: a first substrate having a bonding surface comprising a nonconductive bonding layer and a first electrically conductive via, the first electrically conductive via electrically insulated from the first substrate; and a second substrate including a nonconductive bonding layer and an electrically conductive pad coupled to a second electrically conductive via, the second electrically conductive via is electrically insulated from the second substrate and extends at least partly through the second substrate; wherein the second substrate is direct bonded to the first substrate such that the first electrically conductive via contacts the electrically conductive pad to create a signal path through the second electrically conductive via from the first electrically conductive via, and wherein the electrically conductive pad is offset from the second electrically conductive via such that no portion of the second electrically conductive via is disposed within a perimeter of the electrically conductive pad in a plan view.
20. The microelectronic assembly of claim 19, wherein the second electrically conductive via is coupled to at least one further electrically conductive feature within the second substrate.
21. The microelectronic assembly of claim 19, wherein the electrically conductive pad is coupled to at least one further electrically conductive feature within the second substrate.
22. The microelectronic assembly of claim 19, further comprising one or more dielectric stress-relief layers at a back side of the first substrate.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) The detailed description is set forth with reference to the accompanying figures. In the figures, the left-most digit(s) of a reference number identifies the figure in which the reference number first appears. The use of the same reference numbers in different figures indicates similar or identical items.
(2) For this discussion, the devices and systems illustrated in the figures are shown as having a multiplicity of components. Various implementations of devices and/or systems, as described herein, may include fewer components and remain within the scope of the disclosure. Alternatively, other implementations of devices and/or systems may include additional components, or various combinations of the described components, and remain within the scope of the disclosure.
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10)
(11)
(12)
(13)
SUMMARY
(14) Representative techniques and devices are disclosed, including process steps for preparing various microelectronic devices for bonding, such as for direct bonding without adhesive. In various embodiments, techniques may be employed to mitigate the potential for delamination due to metal expansion, particularly when a TSV or a bond pad over a TSV is presented at the bonding surface of one or both devices to be bonded. For example, in one embodiment, the TSV may extend partially or fully through the substrate of the device, and at least one end of the TSV is exposed at a bonding surface of the device. For instance, the exposed end of the TSV is prepared and used as a bonding surface or in place of a bonding pad for the device.
(15) When using surface preparation processes such as CMP to prepare the bonding surface of the substrate, an exposed metal end of the TSV at the bonding surface can become recessed relative to the dielectric, due to the softer material of the TSV relative to the material of the dielectric. A larger diameter TSV may become recessed to a greater degree (e.g., a deeper recess) than a smaller diameter TSV. In such an embodiment, the recess of the end surface of the TSV provides room for the metal expansion of the TSV during heated annealing, which can reduce or eliminate delamination that could occur otherwise.
(16) In various implementations, an example process includes providing a conductive via through a first substrate having a first bonding surface. The conductive via extends from the first bonding surface at least partially through the first substrate. The process includes exposing the conductive via from a surface opposite the first bonding surface, and forming a second bonding surface with the conductive via at or recessed relative to the second bonding surface.
(17) In various embodiments, the process includes reducing or eliminating delamination of bonded microelectronic components by selecting the conductive via and using at least one end of the conductive via as a bonding contact surface for direct bonding (e.g., DBI).
(18) Additionally or alternatively, the back side of the first substrate may also be processed for bonding. One or more insulating layers of preselected materials may be deposited on the back side of the first substrate to provide stress relief when the back side of the first substrate is to be direct bonded.
(19) Further, the conductive via, as well as other conductive vias within the first substrate may be used to direct or transfer heat within the first substrate and/or away from the first substrate. In some implementations, the thermal transfer conductive vias may extend partially or fully through a thickness of the first substrate and may include a thermally conductive barrier layer. In such examples, barrier layers normally used around the conductive vias that tend to be thermally insulating may be replaced with thermally conductive layers instead. In various implementations, some conductive vias may be used for signal transfer and thermal transfer.
(20) In an embodiment, a microelectronic assembly comprises a first substrate having a front side and a back side, where the back side has a bonding surface comprising a nonconductive bonding layer and a conductive via. A second substrate has a front side and a back side, and the front side includes a nonconductive bonding layer and a conductive feature. The front side of the second substrate is direct bonded to the back side of the first substrate such that the conductive pad contacts to the conductive feature. An exposed end of the conductive via comprises a contact surface suitable for direct metal-to-metal bonding without an intervening material.
(21) Various implementations and arrangements are discussed with reference to electrical and electronics components and varied carriers. While specific components (i.e., dies, wafers, integrated circuit (IC) chip dies, substrates, etc.) are mentioned, this is not intended to be limiting, and is for ease of discussion and illustrative convenience. The techniques and devices discussed with reference to a wafer, die, substrate, or the like, are applicable to any type or number of electrical components, circuits (e.g., integrated circuits (IC), mixed circuits, ASICS, memory devices, processors, etc.), groups of components, packaged components, structures (e.g., wafers, panels, boards, PCBs, etc.), and the like, that may be coupled to interface with each other, with external circuits, systems, carriers, and the like. Each of these different components, circuits, groups, packages, structures, and the like, can be generically referred to as a “microelectronic component.” For simplicity, unless otherwise specified, components being bonded to another component will be referred to herein as a “die.”
(22) This summary is not intended to give a full description. Implementations are explained in more detail below using a plurality of examples. Although various implementations and examples are discussed here and below, further implementations and examples may be possible by combining the features and elements of individual implementations and examples.
DETAILED DESCRIPTION
Overview
(23) Referring to
(24) A bonding surface 108 of the device wafer 102 can include conductive features such as contact pads 110, traces 112, and other interconnect structures, for example, embedded into the insulating layer 106 and arranged so that the conductive features 110 from respective bonding surfaces 108 of opposing devices can be mated and joined during bonding, if desired. The joined conductive features 110 can form continuous conductive interconnects (for signals, power, etc.) between stacked devices.
(25) Damascene processes (or the like) may be used to form the embedded conductive features 110 in the insulating layer 106. The conductive features 110 may be comprised of metals (e.g., copper, etc.) or other conductive materials, or combinations of materials, and include structures, traces, pads, patterns, and so forth. In some examples, a barrier layer may be deposited in the cavities for the conductive features 110 prior to depositing the material of the conductive features 110, such that the barrier layer is disposed between the conductive features 110 and the insulating layer 106. The barrier layer may be comprised of tantalum, for example, or another conductive material, to prevent or reduce diffusion of the material of the conductive features 110 into the insulating layer 106. After the conductive features 110 are formed, the exposed surface of the device wafer 102, including the insulating layer 106 and the conductive features 110 can be planarized (e.g., via CMP) to form a flat bonding surface 108.
(26) Forming the bonding surface 108 includes finishing the surface 108 to meet dielectric roughness specifications and metallic layer (e.g., copper, etc.) recess specifications, to prepare the surface 108 for direct bonding. In other words, the bonding surface 108 is formed to be as flat and smooth as possible, with very minimal surface topology variance. Various conventional processes, such as chemical mechanical polishing (CMP), dry or wet etching, and so forth, may be used to achieve the low surface roughness. These processes provides the flat, smooth surface 108 that results in a reliable bond.
(27) In the case of double-sided dies 102, a patterned metal and insulating layer 106 with prepared bonding surfaces 108 may be provided on both sides of the die 102. The insulating layer 106 is typically highly planar (usually to nm-level roughness) with the metal layer (e.g., embedded conductive features 110) at or recessed just below the bonding surface 108. The amount of recess below the surface 108 of the insulating layer 106 is typically determined by a dimensional tolerance, specification, or physical limitation. The bonding surfaces 108 are often prepared for direct bonding with another die, wafer, or other substrate using a chemical-mechanical polishing (CMP) step and/or other preparation steps.
(28) Some embedded conductive features or interconnect structures may comprise metal pads 110 or conductive traces 112 that extend partially into the dielectric substrate 106 below the prepared surface 108. For instance, some patterned metal (e.g., copper) features 110 or 112 may be about 0.5-2 microns thick. The metal of these features 110 or 112 may expand as the metal is heated during annealing. Other conductive interconnect structures may comprise metal (e.g., copper) through silicon vias (TSVs) 114 or the like, that extend normal to the bonding surface 108, partly or fully through the substrate 102 and include a larger quantity of metal. For instance, a TSV 114 may extend about 50 microns, depending on the thickness of the substrate 102. The metal of the TSV 114 may also expand when heated. Pads 110 and/or traces 112 may or may not be electrically coupled to TSVs 114, as shown in
(29) Referring to
EXAMPLE EMBODIMENTS
(30) Referring to
(31) Referring to
(32) In various embodiments, TSVs 114 used as direct bonding contact structures may have diameters that are larger or smaller by a preselected amount, than other TSVs 114 disposed elsewhere within the die 102. In an embodiment, the size of the TSVs 114 are selected or formed by estimating an amount that the material of the TSV 114 will expand when heated to a preselected temperature (˜300°), based on a volume of the material of the TSV 114 and a coefficient of thermal expansion (CTE) of the material of the TSV 114, and predicting an amount that the material of the TSV 114 will expand when heated to the preselected temperature.
(33) Referring to
(34) In one embodiment, the end 302 of a TSV 114 may be selectively etched (via acid etching, plasma oxidation, etc.) to provide the desired recess depth “d” (to accommodate a predicted metal expansion). In another example, as shown at
(35) The additional space 602 may be determined and formed based on the amount that the material of the TSV 114 will expand when heated. In various implementations, the end surface 302 of the TSV 114 may be formed to be uneven during deposition, or may be etched, grinded, polished, or otherwise made uneven after forming the TSV 114. In some cases, the end surface 302 of the TSV 114 may be made uneven during CMP of the bonding surface 108.
(36) Additionally or alternately, the dielectric 106 at the bonding surface 108 around the TSV 114 can be formed or shaped to allow room for the metal of the TSV 114 to expand. In one example, a CMP process can be used to shape the surface 108 of the dielectric 106 around the TSV 114, or in other examples other processes can be used, so that the dielectric 106 around the TSV 114 includes a recess or other gap that provides room for metal expansion. In an embodiment, the dielectric 106 can be recessed (e.g., with CMP) while the bonding surface 108 is being prepared. In the embodiment, the TSV 114 and the dielectric 106 may be recessed concurrently (but at different rates). For instance, the process may form erosion in the dielectric 106 around the edges of the TSV 114 while recessing the metal TSV 114.
(37) In various embodiments, the TSV 114 is comprised of copper, a copper alloy, or the like. In a further embodiment, the materials of the TSV 114 may be varied to control metal expansion and potential resulting delamination. For instance, in some embodiments, the TSV 114 may be comprised of different conductive materials, perhaps with lower CTEs. In some embodiments the TSV 114 may be comprised of a different conductive material (with a lower CTE) than the contact pads 110. For example, the TSV 114 may be comprised of tungsten, an alloy, or the like.
(38) In other embodiments the volume of material of the TSV 114 may be varied to control metal expansion and the potential for resulting delamination. For instance, in some embodiments, a TSV 114 with a preselected material volume (e.g., less volume of material) may be used, when this is allowable within the design specifications. The preselection of volume of the TSV 114 may be based on anticipated material expansion of the TSV 114.
(39) Referring back to
(40) For instance, if the end surface 302 of the TSVs 114 are sufficiently recessed, the expanding metal of the TSVs 114 fills the recess(es) without separating the bonded dielectric surfaces 108 of the stacked dies 102. When using surface preparation processes such as CMP to prepare the bonding surface 108 of the die 102, the TSVs 114 exposed at the bonding surface 108 can become recessed (intentionally or unintentionally) relative to the dielectric 106, due to the softness of the TSVs 114 (which may comprise copper, for instance) relative to the dielectric 106 (which may comprise an oxide, for example).
(41) In various embodiments, the amount of recessing of a TSV 114 may be predictable, based on the surface preparation technique used (e.g., the chemical combination used, the speed of the polishing equipment, etc.), the materials of the dielectric layer 106 and the TSV 114, the spacing or density of the TSVs 114 (and metal pads 110), and the size (e.g., area or diameter) of the TSVs 114. In the embodiments, the area or diameter of the TSVs 114 may be selected (e.g., for a particular material) to avoid delamination of bonded dies 102 based on the recess desired and the expected metal expansion of the TSVs 114. For example, in some cases, larger diameter TSVs 114 may be selected when increased recessing is desired. This technique can result in reduced or eliminated delamination, as well as dependable mechanical coupling of the dielectric 106 and metal structures (e.g., TSVs 114) at the bonding surfaces 108 and reliable electrical continuity of the bonded metal structures.
Additional Embodiments
(42)
(43) In one implementation, the backside 702 is prepared so that the TSV 114 is exposed, to be used as a contact surface 302 for bonding to a conductive pad, interconnect, or other conductive bonding surface. The preparation may include depositing a thin layer of insulating material and planarizing (via CMP, for example) the backside 702 (which may include planarizing the insulating material and/or the base substrate 104) to reveal the TSV 114. In some cases, however, the expansion of the material of the TSV 114 during heated annealing can cause the insulating material and/or the substrate 104 to become damaged.
(44) In an embodiment, as shown in
(45) As shown at
(46) In various embodiments, one or more insulating layers are then deposited onto the backside 702 of the die 102 to prevent damage to the die 102 when the material of the TSV 114 expands. For example, a first layer 708, comprising a first low temperature dielectric, such as an oxide, may be deposited over the backside 702, including over the diffusion layer 706. The first oxide layer 708 may comprise a low temperature oxide bonding layer. For instance,
(47) As shown at
(48) Notably, when some types of low temperature oxide (e.g., silox, etc.) are used, the oxide may be less rigid and the TSV 114 may be more prone to breaking during planarization. Once planarized, the oxide is more stable. When other types of low temperature oxide (e.g., TEOS, etc.) are used, the oxide may give better support to the TSV 114, but the oxide may also relax, leaving the area around the TSV 114 higher (˜1-10 nm) than the bonding surface, which can cause problems with direct bonding (e.g., DBI). As a solution to this issue, the DBI bonding layer (the layer 708, for example) is added on top of the TSV 114, as shown in
(49) A second die 802 similar or identical to the die 102 is also shown at
(50) In an embodiment, as shown at
(51) As shown at
(52) In some embodiments, as shown in
(53) The additional space 1102 may be determined and formed based on the prediction of the amount that the material of the TSV 114 will expand when heated. In various implementations, the end surface 302 of the TSV 114 may be formed to be uneven during deposition, or may be etched, grinded, polished, or otherwise made uneven after forming the TSV 114. In some cases, the end surface 302 of the TSV 114 may be made uneven during CMP of the backside 702 bonding surface.
(54)
(55) As shown in
(56) In other embodiments, alternate techniques may be used to reduce or eliminate delamination due to metal feature expansion, and remain within the scope of the disclosure.
(57) In various embodiments, as illustrated at
(58) In the embodiments, as shown at
(59) In an implementation, some of the TSVs 114, contact pads 110, traces 112, and the like are electrically floating or “dummy” structures, which can be used for thermal transfer. These structures may conduct heat away from a high power die 102 to another die 102 or substrate as desired. Dummy contact pads 110 may be coupled to via last or via mid thermal TSVs 114 for thermal conduction.
(60) In the embodiments, diffusion barrier layers 704, which surround the TSVs 114 and can be thermally restrictive or thermal barriers may be replaced by diffusion barriers of a different material having some thermal conductivity (such as metal or alloy barriers, or the like).
(61) Example Process
(62)
(63) The order in which the process is described is not intended to be construed as limiting, and any number of the described process blocks in the process can be combined in any order to implement the process, or alternate processes. Additionally, individual blocks may be deleted from the process without departing from the spirit and scope of the subject matter described herein. Furthermore, the process can be implemented in any suitable hardware, software, firmware, or a combination thereof, without departing from the scope of the subject matter described herein. In alternate implementations, other techniques may be included in the process in various combinations and remain within the scope of the disclosure.
(64) In various implementations, a die, wafer, or other substrate (a “substrate”) is formed using various techniques to include a base substrate and one or more dielectric layers. In an implementation, at block 1502, the process 1500 includes providing a conductive via (such as TSV 114, for example) through a first substrate having a first bonding surface (such as bonding surface 108, for example), the conductive via extending from the first bonding surface at least partially through the first substrate. In an implementation, the first via extends at least partially through the first substrate, normal to the first bonding surface. In one example, the first via extends through the first substrate to one or both surfaces of the first substrate.
(65) At block 1504, the process includes exposing the conductive via from a surface opposite the first bonding surface. In an implementation, the process includes forming a recess in an exposed end of the conductive via extending a predetermined depth below the second bonding surface. For example, the recess compensates for the expansion of the conductive via during a bonding process.
(66) In one example, the process includes forming the exposed end of the conductive via such that there is a sloped gap between the conductive via and the second bonding surface. In various examples, the uneven topology creates space for via metal expansion during heated annealing.
(67) At block 1506, the process includes forming a second bonding surface with the conductive via at or recessed relative to the second bonding surface.
(68) In an implementation, the process includes providing a second substrate and direct bonding the second bonding surface of the first substrate to the second substrate without an intervening adhesive. In an implementation, the process includes direct bonding the first substrate to the second substrate using a direct dielectric-to-dielectric, non-adhesive bonding technique at a bonding surface of the first substrate.
(69) In an implementation, the second substrate further includes a conductive via extending at least partially therethrough. In another implementation, the second substrate further includes a pad over the conductive via of the second substrate, the pad contacting the conductive via of the first substrate. In an embodiment, the conductive via of the first substrate is substantially aligned with the conductive via of the second substrate.
(70) In an alternate implementation, the conductive via is configured to remove heat from the first substrate.
(71) In various embodiments, some process steps may be modified or eliminated, in comparison to the process steps described herein.
(72) The techniques, components, and devices described herein are not limited to the illustrations of
CONCLUSION
(73) Although the implementations of the disclosure have been described in language specific to structural features and/or methodological acts, it is to be understood that the implementations are not necessarily limited to the specific features or acts described. Rather, the specific features and acts are disclosed as representative forms of implementing example devices and techniques.