Bipolar transistor and manufacturing method
11798937 · 2023-10-24
Assignee
Inventors
Cpc classification
H01L27/0825
ELECTRICITY
H01L21/2205
ELECTRICITY
International classification
H01L29/66
ELECTRICITY
H01L21/22
ELECTRICITY
H01L21/225
ELECTRICITY
H01L29/08
ELECTRICITY
Abstract
A bipolar transistor includes a collector region having a first doped portion located in a substrate and a second doped portion covering and in contact with an area of the first doped portion. The collector region has a doping profile having a peak in the first portion and a decrease from this peak up to in the second portion.
Claims
1. A method for manufacturing at least one bipolar transistor within an integrated circuit, comprising: producing a collector region by implanting dopants within a semiconductor substrate so as to form a first doped portion of the collector region and forming a second doped portion of the collector region covering and in contact with an area of the first doped portion; wherein forming the second doped portion comprises: epitaxial growing a non-doped semiconductor material from the surface of said area; and diffusing dopants in the epitaxiated material from the first doped portion; wherein said diffusing is activated at least by said epitaxial growing; and controlling said diffusing of dopants; wherein the second doped portion of the collector region is in contact with a base region of the transistor; wherein epitaxial growing of the non-doped material comprises stopping epitaxial growing at a distance from the base region; and wherein controlling comprises continuing epitaxial growing with an in situ doping of carbon in the non-doped material so as to form an upper layer of the semiconductor material in said second doped portion containing carbon in contact with the base region.
2. The method according to claim 1, further comprising controlling said diffusing of dopants by adjusting a dose of dopants implanted in said area.
3. The method according to claim 2, wherein controlling further comprises implanting carbon ions in the substrate so as to include carbon in said first doped portion.
4. The method according to claim 1, further comprising: forming a stack of layers covering said first doped portion; forming a cavity in said stack to uncover a surface of said area of the first doped portion; and forming said second doped portion in said cavity.
5. The method according to claim 4, further comprising, prior to forming said second doped portion, performing an additional implantation of dopants in the first doped portion through said cavity.
6. The method according to claim 5, further comprising implanting additional carbon ion in the first doped portion through said cavity.
7. The method according to claim 1, wherein said at least one bipolar transistor comprises at least one first bipolar transistor and at least one second bipolar transistor, the method further comprising: jointly manufacturing said at least one first transistor and said at least one second transistor; wherein implanting comprises implanting different features in the substrate for said at least one first transistor and for said at least one second transistor.
8. A method for manufacturing at least one bipolar transistor within an integrated circuit, comprising: producing a collector region by implanting dopants within a semiconductor substrate so as to form a first doped portion of the collector region and forming a second doped portion of the collector region covering and in contact with an area of the first doped portion; wherein forming the second doped portion comprises: epitaxial growing a non-doped semiconductor material from the surface of said area; and diffusing dopants in the epitaxiated material from the first doped portion; wherein said diffusing is activated at least by said epitaxial growing; and controlling said diffusing of dopants by: adjusting a dose of dopants implanted in said area; implanting carbon ions in the substrate so as to include carbon in said first doped portion; and adjusting a carbon dose implanted in said area relative to adjusting the dose of dopants implanted in said area.
9. The method according to claim 8, wherein the second collector portion is in contact with a base region of the transistor, and wherein epitaxial growing of non-doped material comprises continuing epitaxial growing up to a level of said base region.
10. The method according to claim 8, wherein the second doped portion of the collector region is in contact with a base region of the transistor, wherein epitaxial growing of the non-doped material comprises stopping epitaxial growing at a distance from the base region, and wherein controlling comprises continuing epitaxial growing with an in situ doping of carbon in the non-doped material so as to form an upper layer of the semiconductor material in said second doped portion containing carbon in contact with the base region.
11. The method according to claim 8, further comprising: forming a stack of layers covering said first doped portion; forming a cavity in said stack to uncover a surface of said area of the first doped portion; and forming said second doped portion in said cavity.
12. The method according to claim 11, further comprising, prior to forming said second doped portion, performing an additional implantation of dopants in the first doped portion through said cavity.
13. The method according to claim 12, further comprising implanting additional carbon ion in the first doped portion through said cavity.
14. The method according to claim 8, wherein said at least one bipolar transistor comprises at least one first bipolar transistor and at least one second bipolar transistor, the method further comprising: jointly manufacturing said at least one first transistor and said at least one second transistor; wherein implanting comprises implanting different features in the substrate for said at least one first transistor and for said at least one second transistor.
15. A method for manufacturing at least one bipolar transistor within an integrated circuit, comprising: producing a collector region by implanting dopants within a semiconductor substrate so as to form a first doped portion of the collector region and forming a second doped portion of the collector region covering and in contact with an area of the first doped portion; wherein forming the second doped portion comprises: epitaxial growing a non-doped semiconductor material from the surface of said area; and diffusing dopants in the epitaxiated material from the first doped portion; wherein said diffusing is activated at least by said epitaxial growing; and controlling said diffusing of dopants by: adjusting a dose of dopants implanted in said area; implanting carbon ions in the substrate so as to include carbon in said first doped portion; and adjusting a depth of a quantity peak of carbon implanted in said area relative to adjusting the dose of dopants implanted in said area.
16. The method according to claim 15, wherein the second collector portion is in contact with a base region of the transistor, and wherein epitaxial growing of non-doped material comprises continuing epitaxial growing up to a level of said base region.
17. The method according to claim 15, wherein the second doped portion of the collector region is in contact with a base region of the transistor, wherein epitaxial growing of the non-doped material comprises stopping epitaxial growing at a distance from the base region, and wherein controlling comprises continuing epitaxial growing with an in situ doping of carbon in the non-doped material so as to form an upper layer of the semiconductor material in said second doped portion containing carbon in contact with the base region.
18. The method according to claim 15, further comprising: forming a stack of layers covering said first doped portion; forming a cavity in said stack to uncover a surface of said area of the first doped portion; and forming said second doped portion in said cavity.
19. The method according to claim 18, further comprising, prior to forming said second doped portion, performing an additional implantation of dopants in the first doped portion through said cavity.
20. The method according to claim 19, further comprising implanting additional carbon ion in the first doped portion through said cavity.
21. The method according to claim 15, wherein said at least one bipolar transistor comprises at least one first bipolar transistor and at least one second bipolar transistor, the method further comprising: jointly manufacturing said at least one first transistor and said at least one second transistor; wherein implanting comprises implanting different features in the substrate for said at least one first transistor and for said at least one second transistor.
22. A method for manufacturing at least one bipolar transistor within an integrated circuit, comprising: producing a collector region by implanting dopants within a semiconductor substrate so as to form a first doped portion of the collector region and forming a second doped portion of the collector region covering and in contact with an area of the first doped portion; wherein forming the second doped portion comprises: epitaxial growing a non-doped semiconductor material from the surface of said area; and diffusing dopants in the epitaxiated material from the first doped portion; wherein said diffusing is activated at least by said epitaxial growing; and controlling said diffusing of dopants by adjusting a depth of a quantity peak of dopants implanted in said area.
23. The method according to claim 22, wherein controlling further comprises implanting carbon ions in the substrate so as to include carbon in said first doped portion.
24. The method according to claim 23, wherein controlling further comprises adjusting a carbon dose implanted in said area relative to adjusting the depth of the quantity peak of dopants implanted in said area.
25. The method according to claim 23, wherein controlling further comprises adjusting a depth of a quantity peak of carbon implanted in said area relative to adjusting the depth of the quantity peak of dopants implanted in said area.
26. The method according to claim 22, wherein the second collector portion is in contact with a base region of the transistor, and wherein epitaxial growing of non-doped material comprises continuing epitaxial growing up to a level of said base region.
27. The method according to claim 22, wherein the second doped portion of the collector region is in contact with a base region of the transistor, wherein epitaxial growing of the non-doped material comprises stopping epitaxial growing at a distance from the base region, and wherein controlling comprises continuing epitaxial growing with an in situ doping of carbon in the non-doped material so as to form an upper layer of the semiconductor material in said second doped portion containing carbon in contact with the base region.
28. The method according to claim 22, further comprising: forming a stack of layers covering said first doped portion; forming a cavity in said stack to uncover a surface of said area of the first doped portion; and forming said second doped portion in said cavity.
29. The method according to claim 28, further comprising, prior to forming said second doped portion, performing an additional implantation of dopants in the first doped portion through said cavity.
30. The method according to claim 29, further comprising implanting additional carbon ion in the first doped portion through said cavity.
31. The method according to claim 22, wherein said at least one bipolar transistor comprises at least one first bipolar transistor and at least one second bipolar transistor, the method further comprising: jointly manufacturing said at least one first transistor and said at least one second transistor; wherein implanting comprises implanting different features in the substrate for said at least one first transistor and for said at least one second transistor.
32. An integrated circuit, comprising: a substrate; and at least one bipolar transistor including: a collector region including a first doped portion located in the substrate and a second doped portion covering and in contact with an area of the first doped portion; wherein the collector region has a doping profile with a peak in concentration in the first doped portion and a decrease in concentration from this peak up to in the second doped portion; and wherein the doping profile is devoid of a plateau in the second doped portion.
33. The integrated circuit according to claim 32, wherein the collector region further comprises carbon.
34. An integrated circuit, comprising: a substrate; and at least one bipolar transistor including: a collector region including a first doped portion located in the substrate and a second doped portion covering and in contact with an area of the first doped portion; wherein the collector region has a doping profile with a peak in concentration in the first doped portion and a decrease in concentration from this peak up to in the second doped portion; and wherein the second doped portion comprises, in the vicinity of an end of the second doped portion furthest away from the first doped portion, a layer of semiconductor material containing carbon.
35. The integrated circuit according to claim 34, wherein the doping profile is devoid of a plateau in the second portion.
36. An integrated circuit, comprising: a substrate; and at least one bipolar transistor including: a collector region including a first doped portion located in the substrate and a second doped portion covering and in contact with an area of the first doped portion; wherein the collector region has a doping profile with a peak in concentration in the first doped portion and a decrease in concentration from this peak up to in the second doped portion; and wherein the collector region further comprises carbon; wherein a concentration peak of the carbon is at a first depth from a front face of the substrate, and wherein a concentration peak of the dopant is at a second depth from the front face of the substrate, wherein the second depth is deeper than the first depth.
37. The integrated circuit according to claim 36, wherein the doping profile is devoid of a plateau in the second portion.
38. An integrated circuit, comprising: a substrate; and at least one bipolar transistor including: a collector region including a first doped portion located in the substrate and a second doped portion covering and in contact with an area of the first doped portion; wherein the collector region has a doping profile with a peak in concentration in the first doped portion and a decrease in concentration from this peak up to in the second doped portion; wherein said at least one bipolar transistor comprises a first bipolar transistor and a second bipolar transistor, wherein the first and second bipolar transistors are located in different places of the substrate, and wherein the first and second bipolar transistors have identical topologies but different dopings in the respective collector region thereof; and wherein said first transistor has a collector-emitter breakdown voltage-transition frequency pair different from a collector-emitter breakdown voltage-transition frequency pair of said second transistor.
39. The integrated circuit according to claim 38, wherein the doping profile is devoid of a plateau in the second portion.
40. The integrated circuit according to claim 38, wherein the collector region further comprises carbon.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) Other advantages and features of the invention will become apparent upon examination of the detailed description of non-limiting implementations and embodiments, and of the appended drawings, wherein:
(2)
(3)
(4)
(5)
(6)
(7)
DETAILED DESCRIPTION
(8) In
(9) Then, as illustrated in
(10) Here, it should be noted that the bipolar transistor that will be formed is a NPN transistor. However, embodiments herein also apply to the formation of a PNP bipolar transistor. In this case, phosphorus can be replaced with boron.
(11) The dose of dopants implanted and the implantation energy depend on the final desired profile of the collector region of the transistor.
(12) By way of indication, it is possible to implant a dose of phosphorus between 10.sup.14 atoms per cm.sup.2 and 10.sup.15 atoms per cm.sup.2, for example in the order of 5×10.sup.14 atoms per cm.sup.2.
(13) The depth of the implantation peak depends here also on the desired profile. By way of indication, it is possible to choose an implantation energy so as to have a phosphorus peak located in the substrate at a distance between 60 and 70 nanometers from the front face FAV.
(14) It will be seen in more detail hereafter that it is also possible to carry out at this stage, in addition to the phosphorus implantation, a carbon ion implantation.
(15) Then, as illustrated in
(16) In this example, the stack 4 includes particularly a supplementary insulating layer 40 topped with a layer 41 of P-doped polysilicon, for forming a portion of the future extrinsic base of the transistor, a layer 42 of P-doped silicon for forming the future intrinsic base of the transistor, another insulating layer 43 (silicon nitride) topped with another insulating layer 44 (silicon dioxide). A layer of P-type silicon for forming after N-type implantation the emitter region of the bipolar transistor, is at this stage not yet present and will be deposited subsequently.
(17) Then, as shown in
(18) In the following step, illustrated in
(19) This epitaxiated region 60 therefore covers the area Z and is in physical contact with the first doped portion 3.
(20) The conditions for performing such an epitaxy are known per se.
(21) The epitaxy generally occurs at a relatively high temperature, for example 700° C., and it also activates a diffusion 61 of dopants present in the first doped portion 3 that here acts as a dopant reservoir.
(22) In other terms, the epitaxy and the diffusion occur jointly and make it possible to obtain a second portion 60 of the collector region also doped.
(23) It should be noted here that in a conventional and known manner, air pockets 45 occur during the epitaxy, at the ends of the layer 41, which will reinforce the insulation between the collector and the extrinsic base.
(24) By way of indication, in this example of embodiment, the thickness (height) of the second portion 60 of the collector region may be in the order of 45 nanometers.
(25) So as to be able to accurately adjust the desired doping profile in fine, it is particularly advantageous to be able to control the diffusion of the dopants in the epitaxiated semiconductor material 60.
(26) In this regard, as illustrated very schematically in
(27) Thus, the control S10 may comprise an adjustment S100 of the dose of dopants (phosphorus for example), and/or of the depth of the peak of the quantity of dopants implanted in the first portion 3, and therefore in the area Z.
(28) It is also possible that the control S10 of the diffusion comprises, as indicated above, a carbon ion implantation S101 in the substrate so as to include carbon in the first doped portion 3.
(29) Indeed, carbon makes it possible to control the diffusion of phosphorus (or boron) in the epitaxiated non-doped semiconductor material.
(30) By way of indication, it is possible to implant a carbon dose between 10.sup.14 atoms per cm.sup.2 and 10.sup.15 atoms per cm.sup.2, for example equal to 5×10.sup.14 atoms/cm.sup.2.
(31) It is also possible to control the diffusion of dopants by carrying out an adjustment S102 of the carbon dose and/or of the depth of the quantity peak of carbon implanted in said area Z, relative to the dose of dopants (phosphorus for example) and/or of the depth of the quantity peak of dopants, phosphorus for example, implanted in said area Z.
(32) Thus, with an implanted phosphorus dose of 10.sup.19 atoms per cm.sup.2 and an implanted carbon dose of 10.sup.20 atoms per cm.sup.2, it is possible to choose the implantation energy so as to have a phosphorus peak between 60 and 70 nanometers of the front face FAV of the substrate and a carbon peak between 50 and 60 nanometers.
(33) It is also possible, as illustrated in
(34) More specifically, as illustrated in
(35) This epitaxy with an in situ doping is carried out conventionally, with the aid of silane and carbon and reinforces the presence of carbon at the top of the collector region.
(36) By way of indication, the thickness of this layer 601 may be, in this embodiment, by way of indication in the order of 20 nanometers.
(37) During the production of the stack 4, the thermal budgets used may already activate a certain diffusion of dopants and/or of carbon in the first doped portion 3.
(38) Thus, in this case, it is advantageously intended, as illustrated in
(39) By way of indication, it is again possible to implant a phosphorus dose of 10.sup.19 atoms per cm.sup.2 and a carbon dose of 10.sup.20 atoms per cm.sup.2 with an energy leading to a surface implantation.
(40) Then, as illustrated in
(41) After conventional subsequent steps of manufacturing a bipolar transistor, as illustrated in
(42) The bipolar transistor includes a collector region including a first doped portion 70 located in the substrate SB and a second doped portion 71 covering and in contact with an area Z of the first doped portion 70.
(43) Moreover, the bipolar transistor includes an extrinsic base region 81, an intrinsic base region 80 and an emitter region 9.
(44) The transistor TR is here an NPN bipolar transistor, having for example a heterojunction intrinsic base 80 (including, for example, silicon and germanium).
(45) In the embodiment of
(46) However, embodiments herein are not limited to this embodiment and is perfectly compatible with other embodiments of bipolar transistors TR such as same schematically illustrated in
(47) More particularly, in
(48) In this regard, it can be noted in
(49) In
(50) As schematically illustrated in
(51) Moreover, it can be seen that the doping profile has substantially the shape of a Gaussian and is devoid of plateau in the second portion.
(52) Such a doping profile is therefore clearly distinguished from a doping profile according to the prior art such as illustrated in
(53) In this case, the doping profile PRF1 of the prior art has a plateau and a peak PC1 located in the in situ doped epitaxiated region.
(54) The profile PRF is also clearly distinguished from a profile PRF2 obtained by a transistor of the prior art whereof the collector region is an epitaxiated then implanted region.
(55) It can be seen is this
(56) Reference is now made more particularly to
(57) More particularly, as illustrated in
(58) Then, as illustrated on the right-hand side of
(59) For the future transistor TRA, a first doped collector portion 3A is then obtained.
(60) Then, steps similar to those described in
(61) The transistor TRA and the transistor TRB have identical topologies (geometry of collector regions, etc.) but different doping in the collector. This makes it possible, for example, of jointly producing on the same substrate and by using a single epitaxy, a high-speed transistor, (for example the transistor TRA) and a high collector-emitter breakdown voltage transistor (for example the transistor TRB).
(62) In this regard, as illustrated in
(63) Moreover, the thickness e1 of the domain 711A is less than 50% of the total thickness e1+e2 of the epitaxy, for example in the order of 30% of this total thickness.
(64) As regards the transistor TRB, the second portion 71B of the collector region thereof includes a first highly doped domain 710B, for example there again a concentration of dopants between 10.sup.18 and 10.sup.20 atoms per cm.sup.3, topped by a less highly doped domain 711B, for example with a concentration of dopants less than or equal to 10.sup.17 atoms per cm.sup.3.
(65) However, this time, the thickness e4 of the domain 710B is less than 50% of the total thickness e3+e4 of the epitaxy, for example in the order of 10% of this total thickness.