SEMICONDUCTOR STRUCTURE AND METHOD FOR FORMING THEREOF
20220367351 · 2022-11-17
Inventors
Cpc classification
H01L23/5258
ELECTRICITY
H01L25/18
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2224/80896
ELECTRICITY
H01L2224/08225
ELECTRICITY
H01L23/481
ELECTRICITY
H01L23/10
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2224/80895
ELECTRICITY
H01L23/5227
ELECTRICITY
H01L2224/80896
ELECTRICITY
H01L24/80
ELECTRICITY
H01L23/60
ELECTRICITY
H01L2224/80895
ELECTRICITY
H01L23/585
ELECTRICITY
H01L2224/29009
ELECTRICITY
H01L2224/29028
ELECTRICITY
H01L2224/08146
ELECTRICITY
International classification
H01L23/10
ELECTRICITY
H01L23/48
ELECTRICITY
H01L23/522
ELECTRICITY
Abstract
A semiconductor structure and a method for forming the semiconductor structure are disclosed. The method includes the following operations. A first integrated circuit component having a fuse structure is received. A second integrated circuit component having an inductor is received. The second integrated circuit component is bonded to the first integrated circuit component. The inductor is electrically connected to the fuse structure, wherein the inductor is electrically connected to a ground through the fuse structure.
Claims
1. A method for forming a semiconductor structure, comprising: receiving a first integrated circuit component having a fuse structure; receiving a second integrated circuit component having an inductor; bonding the second integrated circuit component to the first integrated circuit component; and electrically connecting the inductor to the fuse structure, wherein the inductor is electrically connected to a ground through the fuse structure.
2. The method according to claim 1, wherein the fuse structure has a first conductive segment, a second conductive segment and a fuse line between the first conductive segment and the second conductive segment.
3. The method according to claim 1, wherein the first integrated circuit component further includes a first substrate, and the fuse structure is disposed over the first substrate.
4. The method according to claim 1, wherein the second integrated circuit component further includes a second substrate, and the inductor is disposed over the second substrate.
5. The method according to claim 4, wherein the second integrated circuit component further includes a through via disposed in the second substrate, electrically connect the inductor to the fuse structure.
6. The method according to claim 1, further comprising: blowing the fuse structure.
7. The method according to claim 6, wherein the fuse structure is surrounded by a dielectric layer and a void is formed in the dielectric layer after the fuse structure is blown.
8. The method according to claim 7, wherein a density of the dielectric layer is changed after the fuse structure is blown.
9. The method according to claim 6, further comprising: laser treating the fuse structure to blow the fuse structure.
10. The method according to claim 6, further comprising: controlling a current through a control circuit to blow the fuse structure.
11. A method for forming a semiconductor structure, comprising: receiving a first integrated circuit component having a fuse structure; receiving a second integrated circuit component having an inductor; bonding the second integrated circuit component to the first integrated circuit component, wherein the inductor is electrically connected to the fuse structure; and bonding a third integrated circuit component to the second integrated circuit component and electrically connecting the third integrated circuit component to the first integrated circuit component.
12. The method according to claim 11, further comprising: forming a dielectric layer to encapsulate the second integrated circuit component.
13. The method according to claim 12, further comprising: forming a through dielectric via extending through the dielectric layer to electrically connect the third integrated circuit component to the first integrated circuit component.
14. The method according to claim 12, further comprising: forming a bonding layer over the second integrated circuit component and the dielectric layer.
15. The method according to claim 11, further comprising: blowing the fuse structure.
16. The method according to claim 15, wherein the first integrated circuit component further includes a dielectric layer surrounding the fuse structure, and a void is formed in the dielectric layer after the fuse structure is blown.
17. A semiconductor structure, comprising: a first die comprising: a fuse structure including a pair of conductive segments, wherein the pair of conductive segments are separated by a void and one of the pair of conductive segments is electrically connected to a bonding pad; and a second die disposed over the first die, the second die bonded to the first die, the second die including: an inductor electrically connected to the one of the pair of conductive segments.
18. The semiconductor structure according to claim 17, wherein the second die further comprises a through silicon via, and the inductor is electrically connected to the one of the pair of conductive segments through the through silicon via.
19. The semiconductor structure according to claim 17, further comprising: a third die disposed over the second die, wherein the third die is bonded to the second die.
20. The semiconductor structure according to claim 19, further comprising: a dielectric layer laterally surrounding the second die; and a through dielectric via extending through the dielectric layer to electrically connect the third die to the first die.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0005] Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is noted that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
[0006]
[0007]
[0008]
[0009]
[0010]
[0011]
[0012]
[0013]
[0014]
[0015]
DETAILED DESCRIPTION
[0016] The following disclosure provides many different embodiments, or examples, for implementing different features of the provided subject matter. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
[0017] Further, spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
[0018] Forming a semiconductor well of a specific conductive type in a bulk silicon (Si) fin by ion implantation can be performed after the fin has been formed. Ions are implanted, for example, in a normal incidence, into a predetermined depth of the fin through a protective layer disposed on a top surface of the fin. That is, the ion beam is perpendicular to the wafer surface, travelling through the protective layer, and arrived at the predetermined depth of the fin. The dopant level or concentration may be controlled by the energy applied to the ions. However, implantation through the top surface of the fin (hereinafter “fin top implantation”) inevitably introduces high levels of crystal lattice defects, which causes carrier mobility degradation in the fin.
[0019] After the fin top implantation, undesired background doping concentration greater than about 1E17/cm.sup.3 is introduced into the fin, including the channel region positioning in proximity to the top surface and the sidewalls of the fin. Due to the ionized impurity scattering effect, not only the carrier mobility in the channel region is significant degraded but also the device performance is greatly impacted. Furthermore, the lattice defects created by the travel of high energy dopants and the surface roughness between the interface of the fin and gate oxides as a result of the fin top implantation contribute to more carrier scattering.
[0020] Forming an anti-punch through region in the fin at a depth shallower than that of the semiconductor well region can be carried out by a perpendicular fin top implantation or by a tilted fin top implantation. Both measures lead to undesired background doping concentration greater than 1E17/cm.sup.3 at the channel region of the fin.
[0021] Since the dopant concentration shows Gaussian distribution with respect to different levels of depth in the target to be implanted, the longer path the ionized dopants have to travel in the target, the more evident the Gaussian distribution can be observed. The aforesaid dopant concentration distribution undermines the uniformity of the dopant concentration at predetermined regions such as well or anti-punch through in a fin structure. For example, a uniform dopant concentration at the anti-punch through region can gain a better short-channel control in a FinFET structure.
[0022] Given the above discussion, a FinFET structure with a substantially dopant-free channel region and uniformly doped region such as well and anti-punch through is desired in achieving greater carrier mobility, better device performance, and suppressing short-channel effect in an ever-shrinking FinFET structure. In some embodiments of the present disclosure, a FinFET structure includes a fin and a gate surrounding a channel portion of the fin is provided. A dopant concentration in the channel portion of the fin is lower than about 1E17/cm.sup.3. In some embodiments of the present disclosure, a method for manufacturing the FinFET structure described herein is provided. The dopant concentration at particular portions or regions of a semiconductor fin described herein can be measured by secondary ion mass spectrometry (SIMS).
[0023] Referring to
[0024]
[0025] In some embodiments, the lower layer 103B has a greater dopant concentration than the upper layer 103A. For example, the lower layer 103B can have a dopant concentration greater than about 1E19/cm.sup.3, at least two orders of magnitude greater than the dopant concentration in the first layer 103A. For another example, For example, the upper layer 103A can have a dopant concentration lower than about 1E17/cm.sup.3, at least two orders of magnitude lower than the dopant concentration in the second layer 103B. In some embodiments, except for some unintended dopants in the upper layer 103A as a result of dopant diffusion in later annealing operations, the upper layer 103A is essentially dopant-free.
[0026]
[0027] The second portion 109 of the fin shown in
[0028] Referring to
[0029] Referring to
[0030] Referring to
[0031] Referring to
[0032] Particularly in the heavier-doped region 109A of the fin, dopant uniformity is crucial regarding suppressing the short channel effect. The method for manufacturing the FinFET structure described in the present disclosure is able to solve the low dopant uniformity problem as previously described.
[0033] Referring to
[0034] Referring to
[0035] Referring to operation 903 and
[0036] Referring to operation 905 and
[0037] Referring to operation 907 and
[0038] In
[0039] Noted in
[0040] In
[0041] The present disclosure provides a FinFET structure having a dopant-free channel region, a uniformly-doped well region, and a uniformly-doped APT region. A method for manufacturing such FinFET structure is also disclosed. The FinFET structure described herein achieves better carrier mobility and can better suppress the short channel effect.
[0042] Present disclosure provides a FinFET structure. The FinFET structure includes a fin and a gate surrounding a first portion of the fin. A dopant concentration in the first portion of the fin is lower than about 1E17/cm.sup.3.
[0043] In some embodiments of the present disclosure, the FinFET structure further includes an insulating layer surrounding a second portion of the fin. The dopant concentration of the second portion of the fin is greater than about 5E18/cm.sup.3.
[0044] In some embodiments of the present disclosure, the FinFET structure further includes an insulating layer surrounding a second portion of the fin. The insulating layer includes a lower layer and an upper layer, and the lower layer is disposed over a substrate connecting to the fin and has a dopant concentration greater than about 1E19/cm.sup.3.
[0045] In some embodiments of the present disclosure, the FinFET structure further includes an insulating layer surrounding a second portion of the fin. The insulating layer includes a lower layer and an upper layer. The upper layer is disposed over the lower layer and has a dopant concentration lower than about 1E17/cm.sup.3.
[0046] In some embodiments of the present disclosure, the second portion of the fin further includes a heavier doped region in proximity to an interface of the first portion and the second portion of the fin. Dopant concentrations at a top and a bottom of the heavier doped region are substantially identical.
[0047] In some embodiments of the present disclosure, the dopant concentration of the heavier doped region is greater than about 1E19/cm.sup.3.
[0048] In some embodiments of the present disclosure, the second portion of the fin further includes a lighter doped region below the heavier doped region. Dopant concentrations at a top and a bottom of the lighter doped region are substantially identical.
[0049] Present disclosure provides a MOS structure. The MOS structure includes a fin and an insulating layer surrounding a well portion of the fin. A channel portion of the fin is extruding from the insulating layer. A dopant concentration in an upper portion of the insulating layer is substantially lower than a dopant concentration in a lower portion of the insulating layer.
[0050] In some embodiments of the present disclosure, the dopant concentration of the upper portion is lower than about 1E17/cm.sup.3.
[0051] In some embodiments of the present disclosure, the channel portion is surrounded by a metal gate, and a dopant concentration of the channel region is lower than about 1E17/cm.sup.3.
[0052] In some embodiments of the present disclosure, the dopant concentration of the well portion is greater than about 5E18/cm.sup.3.
[0053] In some embodiments of the present disclosure, the well portion further includes an anti-punch through region in proximity to the channel portion. A concentration difference between a top and a bottom of the anti-punch through region is less than about 3%.
[0054] In some embodiments of the present disclosure, the upper portion and the lower portion of the insulating layer are two layers having an interface there between.
[0055] Present disclosure provides a method for manufacturing a FinFET structure. The method includes (1) forming a semiconductor fin partially disposed in a first insulating layer; (2) forming a mask layer covering a top surface and a sidewall of a portion of the semiconductor fin extruding from the first insulating layer; (3) removing a portion of the first insulating layer to expose a sidewall of the semiconductor fin; and (4) doping the semiconductor fin by an angle implantation operation.
[0056] In some embodiments of the present disclosure, the method further includes forming a second insulating layer over the first insulating layer.
[0057] In some embodiments of the present disclosure, the method further includes forming a multilayer comprising an oxide layer and a nitride layer over the top surface of the semiconductor fin.
[0058] In some embodiments of the present disclosure, the forming the mask layer covering the top surface and the sidewall of the portion of the semiconductor fin extruding from the first insulating layer includes blanket depositing a mask layer over the top surface and the sidewall of the portion of the semiconductor fin extruding from the first insulating layer.
[0059] In some embodiments of the present disclosure, the removing the portion of the first insulating layer to expose the sidewall of the semiconductor fin includes (1) removing the mask layer disposed over a top surface of the first insulating layer; and (2) etching a portion of the first insulating layer to a predetermined depth.
[0060] In some embodiments of the present disclosure, doping the semiconductor fin by a tilted angle implantation operation includes performing a small angle implantation at energy about or below about 1 KeV.
[0061] In some embodiments of the present disclosure, the method further includes removing the mask layer from the semiconductor fin.
[0062] The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.