DUAL SIDE COOLING POWER MODULE AND MANUFACTURING METHOD OF THE SAME
20220102249 · 2022-03-31
Assignee
Inventors
Cpc classification
H01L2224/1403
ELECTRICITY
H01L2224/1329
ELECTRICITY
H01L2224/13294
ELECTRICITY
H01L2224/29294
ELECTRICITY
H01L2224/3303
ELECTRICITY
H01L2224/293
ELECTRICITY
H01L2224/92225
ELECTRICITY
H01L2224/133
ELECTRICITY
H01L21/563
ELECTRICITY
H01L23/49568
ELECTRICITY
H01L2224/2929
ELECTRICITY
H01L2224/2929
ELECTRICITY
H01L2224/3003
ELECTRICITY
H01L2224/16227
ELECTRICITY
H01L23/49833
ELECTRICITY
H01L2224/13294
ELECTRICITY
H01L2224/29294
ELECTRICITY
H01L2224/293
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2224/83855
ELECTRICITY
H01L2224/83855
ELECTRICITY
H01L2021/60195
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2924/15153
ELECTRICITY
H01L2224/133
ELECTRICITY
H01L23/49861
ELECTRICITY
H01L2224/32227
ELECTRICITY
H01L2224/1329
ELECTRICITY
H01L24/73
ELECTRICITY
H01L23/3735
ELECTRICITY
International classification
Abstract
A dual side cooling power module includes: a lower substrate including a recessed portion on at least one surface thereof, a semiconductor chip formed in the recessed portion, lead frames formed at both ends of the lower substrate, and an upper substrate formed on the semiconductor chip, a portion of the lead frames, and the lower substrate.
Claims
1-9. (canceled)
10. A manufacturing method of a dual side cooling power module, the method comprising: forming a recessed portion on at least one surface of a lower substrate; forming a semiconductor chip in the recessed portion; forming lead frames at both ends of the lower substrate; and forming an upper substrate on the semiconductor chip, a portion of the lead frames, and the lower substrate.
11. The method according to claim 10, wherein: the recessed portion is processed to be stepped such that the semiconductor chip does not protrude to an upper surface of the lower substrate, and forming the semiconductor chip includes: applying a conductive adhesive to a lower surface of the semiconductor chip and then bonding the semiconductor chip in the recessed portion; and filling an internal space between the recessed portion and the semiconductor chip with an underfill.
12. The method according to claim 10, wherein forming the lead frames includes: processing both ends of the lower substrate to be stepped such that the lead frames do not protrude to an upper surface of the lower substrate before the lead frames are bonded to both ends of the lower substrate; and bonding the lead frames to both ends of the stepped lower substrate using a sintering method or an ultrasonic welding method.
13. The method according to claim 10, wherein forming the upper substrate includes: applying a conductive adhesive to an upper surface of the semiconductor chip; applying a nonconductive adhesive to the lower substrate and the lead frames except the upper surface of the semiconductor chip; applying a nonconductive adhesive to both ends of a lower surface of the upper substrate; and disposing the lower substrate and the upper substrate to which the nonconductive adhesive is applied to face each other and then bonding the lower substrate and the lower substrate.
14. The method according to claim 10, further comprising: processing both ends of a lower surface of the upper substrate to be stepped before applying the nonconductive adhesive to both ends of the lower surface of the upper substrate.
15. The method according to claim 10, further comprising: forming a molding portion to surround outer peripheral surfaces of the lower substrate, the lead frames, and the upper substrate after forming the upper substrate, wherein a portion of the lead frames protrudes outside the molding portion.
Description
DRAWINGS
[0026] In order that the disclosure may be well understood, there will now be described various forms thereof, given by way of example, reference being made to the accompanying drawings, in which:
[0027]
[0028]
[0029] The drawings described herein are for illustration purposes only and are not intended to limit the scope of the present disclosure in any way.
DETAILED DESCRIPTION
[0030] The following description is merely exemplary in nature and is not intended to limit the present disclosure, application, or uses. It should be understood that throughout the drawings, corresponding reference numerals indicate like or corresponding parts and features.
[0031] However, it should be understood that the present disclosure is not limited to the forms described below and may be implemented in various different forms, and the following forms are provided to fully convey the scope of the present disclosure to those skilled in the art. In addition, for convenience of description, sizes of the components in the figures may be exaggerated or reduced.
[0032] First,
[0033] For example, an active metal brazed copper (AMC) substrate or a direct bonded copper (DBC) substrate is used for the lower substrate 100 and the upper substrate 500. The semiconductor chip 200 for driving a motor of a hybrid vehicle is first bonded by soldering to the lower substrate 100 using a first solder preform 802. Here, the semiconductor chip 200 has an upper surface as an emitter and a lower surface as a collector, and is operated such that current flows from the collector to the emitter. A diode also works in a similar way.
[0034] Thereafter, the lead frames 300 are formed on the lower substrate 100, and the semiconductor chip 200 and any one of the lead frames 300 are connected by wire-bonding to each other. Subsequently, the spacer 400 is bonded by soldering on the semiconductor chip 200 using a second solder preform 804, and the upper substrate 500 is bonded by soldering on the spacer 400 using a third solder preform 806, which is then encapsulated by the molding portion 600 so as to form an overall structure.
[0035] On the other hand, for example, a metal having excellent conductivity such as copper (Cu) may be used for the spacer 400, and the spacer 400 has a function of maintaining a gap between the lower substrate 100 and the upper substrate 500 in order to protect a wire 900 electrically connecting the semiconductor chip 200 and a first external lead 310.
[0036] The aforementioned structure causes the following problems. A plurality of semiconductor chips 200 use, for example, SiC elements and are mounted using a wire bonding method. In this case, each semiconductor chip 200 has a length of a wire different from each other, which causes a problem with parasitic inductance. In addition, chip performance is maintained at a junction temperature (Tj) of a SiC element, approximately 200° C. or higher, of which requires module technology to take advantage. Conventionally, the semiconductor chip 200 is bonded by soldering. However, in the case of the soldering method, since solder has a melting point ranging from 180° C. to 220° C., premature deterioration occurs when it is used at a high temperature.
[0037] In addition, since the dual side cooling power module 2000 is manufactured by soldering, warpage occurs due to a difference in coefficient of thermal expansion (CTE) between materials therein, thereby resulting in a high failure rate of the module. Since a module to which SiC elements are applied has small chip sizes, there is a problem that it has an area for transmitting heat to an upper substrate of a chip smaller than that of an insulated gate bipolar transistor (IGBT) having larger chip sizes, thereby increasing thermal resistance.
[0038] In order to solve the problems, the present disclosure provides a dual side cooling power module in which an internal structure of the module is simplified, performance of the module is improved due to a robust structure, a structure in which cooling is possible on both sides of the module is provided, a heat dissipating surface is designed to be insulated, and a bonding contact is provided so that a power terminal and a signal terminal of a chip can be bonded to an external control board of the module, thereby providing excellent cooling efficiency, and a manufacturing method thereof.
[0039]
[0040] First, referring to
[0041] Here, the recessed portion 110 may be formed by processing at least a portion of the upper surface of the lower substrate 100 to be stepped such that the semiconductor chip 200 does not protrude to the upper surface of the lower substrate 100. Cu wirings may be formed on upper surfaces of the recessed portion 110 and the lower substrate 100. In this step, the semiconductor chip 200 may be formed not to protrude to the upper surface of the lower substrate 100. In one form, bonded portions of the semiconductor chip 200 are formed not to protrude over the lower substrate 100. In this case, an upper surface of the semiconductor chip 200 may be formed higher than the upper surface of the lower substrate 100 in accordance with heights of Cu bumps.
[0042] On the other hand, the semiconductor chip 200 may include, for example, SiC MOSFET elements. In the semiconductor chip 200, Cu bumps 220 may be formed on gates and source electrode pads 210, and first conductive adhesives 810 may be laminated and bonded thereon. For example, an Ag film or paste may be used for the first conductive adhesive 810.
[0043] At this time, an internal space between the recessed portion 110 and the semiconductor chip 200 is filled with an underfill 120. For example, a resin such as epoxy or the like may be used for a material of the underfill 120.
[0044] In addition, both ends of the lower substrate 100 may be processed to be stepped such that the lead frames 300 do not protrude to the upper surface of the lower substrate 100. The lead frames 300 are formed at both stepped ends to function as a power terminal and a signal terminal. After the lead frames 300 are formed, a nonconductive adhesive may be applied to a region requiring insulation (at both ends of the lower substrate 100), a nonconductive adhesive may be applied to both ends of a lower surface of the upper substrate 500 corresponding to the region, and then they may bonded to face each other. In another form, both ends of the lower surface of the upper substrate 500 may be bonded in a stepped form to increase bonding with the semiconductor chip 200, and a conductive adhesive is applied to the upper surface of the semiconductor chip 200 to bond the lower substrate 100 and the upper substrate 500 to each other. In this case, the upper surface of the semiconductor chip 200 is directly bonded to the lower surface of the upper substrate 500 using a second conductive adhesive 820 so that a conventionally used spacer may be omitted.
[0045] In other form, a molding portion 600 surrounding outer peripheral surfaces of the lower substrate 100, the lead frames 300, and the upper substrate 500 is provided, and at least a portion of the lead frames 300 may protrude outside the molding portion 600.
[0046] Hereinafter, a manufacturing method of the dual side cooling power module 1000 according to one form of the present disclosure will be described in detail with reference to
[0047] Referring to
[0048] The recessed portion 110 is formed on at least one surface of the prepared lower substrate 100, for example, the upper surface of the lower substrate 100. The recessed portion 110 has been processed to be stepped so that the semiconductor chip (200 shown in
[0049] Thereafter, as shown in
[0050] As shown in
[0051] Referring to
[0052] On the other hand, referring to
[0053] In another form, before applying the second nonconductive adhesive 840 to both ends of the lower surface of the upper substrate 500, second steps 530 may be formed on both ends of the first metal layer 502 of the upper substrate 500. The second steps 530 are not necessarily formed, but it can be understood that partial processing for forming the steps is performed to enhance bonding characteristics of portions bonded to the semiconductor chip 200.
[0054] Next, referring to FIGS, 11 and 12, the lower substrate 100 to which the first nonconductive adhesive 830 is applied and the upper substrate 500 to which the second nonconductive adhesive 840 is applied may be disposed to face each other, and then the lower substrate 100 and the upper substrate 500 may be bonded to each other. In this case, heater blocks 700 are disposed on a lower surface of the first metal layer 102 of the lower substrate 100 and an upper surface of the second metal layer 506 of the upper substrate 500, and then thermally compressed by applying a force in the arrow direction, the upper substrate 500 may be thermally compressed and bonded to the semiconductor chip 200, at least a portion of the lead frames 300, and the lower substrate 100.
[0055] Here, the semiconductor chip 200 is bonded by sintering via the second conductive adhesive 820, and curing reaction of adhesive occurs in the insulated region where the first nonconductive adhesive 830 and the second nonconductive adhesive 840 are applied, whereby the upper surface of the semiconductor chip 200 is directly bonded to the lower surface of the upper substrate 500 via the second conductive adhesive 820, so that a conventionally used spacer may be omitted.
[0056] As shown in
[0057] Here, for example, a polymer material having excellent insulation and protection properties such as epoxy molding compound (EMC) or polyimide-based material may be used for the molding portion 600. The molding portion 600 may encapsulate all regions except for regions where the lead frames 300 are exposed, the lower surface of the lower substrate 100 and the upper surface of the upper substrate 500. Since the above structure does not use a spacer, regions between edges of the module and power terminals and signal terminals may be easily insulated and fixed without filling gaps formed between the lower substrate 100 and the upper substrate 500 with the molding portion 600.
[0058] Although not shown in the figures, finally, after the molding portion 600 is formed, at least a portion of the lead frames 300 may be trimmed. After unnecessary portions of the lead frames 300 are trimmed, the module may have a form in which only the signal terminals and the power terminals protrude outside the molding portion 600.
[0059] As described above, in the dual side cooling power module according to the form of the present disclosure, the spacer may be omitted by flip-chip bonding SiC elements using Ag bumps and Cu patterns instead of Al wire bonding, and the molding portion between the lower DBC substrate and the upper DBC substrate can be reduced or eliminated, thereby providing excellent heat dissipation characteristics.
[0060] In addition, a resistive-capacitive (RC) delay due to wire bonding can be reduced, chip performance is maintained even at a high temperature of 200° C. or higher, and warpage of the substrates during the molding process can be controlled. Since the inside of the module is entirely filled with materials, even if thermal pressure is applied to the module from above and below, temperature and pressure distributions evenly influence the entire area without concentrating on the chip, and thus the molding process can be performed smoothly.
[0061] Further, conventionally, the module is bonded by soldering with a spacer metal disposed therein. Accordingly, solder layers having large thermal resistances are applied thereto, which results in a limit to reducing a thickness thereof. However, according to the present disclosure, since the Cu layers can be formed relatively thicker than those in the IGBT module while reducing the thickness, efficient cooling is possible by increasing a diffusion rate of heat in a lateral direction of the chip.
[0062] While the present disclosure has been described with reference to the forms shown in the figures, it should be understood that these are merely exemplary and those skilled in the art can make various modifications and other forms equivalent thereto on the basis of the above.
EXPLANATION OF REFERENCES
[0063] 100 Lower substrate [0064] 110 Recessed portion [0065] 120 Underfill [0066] 130 First step [0067] 102, 502 First metal layer [0068] 104, 504 Ceramic layer [0069] 106, 506 Second metal layer [0070] 200 Semiconductor chip [0071] 210 Pad [0072] 220 Cu bump [0073] 300 Lead frame [0074] 400 Spacer [0075] 500 Upper substrate [0076] 530 Second step [0077] 600 Molding portion [0078] 700 Heater block [0079] 802 First Solder Preform [0080] 804 Second Solder Preform [0081] 806 Third solder preform [0082] 810 First Conductive Adhesive [0083] 820 Second conductive adhesive [0084] 830 First nonconductive adhesive [0085] 840 Second nonconductive adhesive [0086] 900 Wire [0087] 1000, 2000 Dual side Cooling Power Module