Out-of-plane deformable semiconductor substrate, method of making an out-of-plane deformable semiconductor substrate, and an in-plane and out-of-plane deformable semiconductor substrate
11127585 · 2021-09-21
Assignee
Inventors
Cpc classification
H01L23/564
ELECTRICITY
International classification
H01L21/02
ELECTRICITY
H01L29/06
ELECTRICITY
Abstract
An out-of-plane deformable semiconductor substrate includes a plurality of rigid portions having a first thickness and an out-of-plane deformable portion having a second thickness and connecting the plurality of rigid portions to each other. The second thickness is smaller than the first thickness. The out-of-plane deformable semiconductor substrate is monolithic.
Claims
1. An out-of-plane deformable semiconductor substrate, comprising: a plurality of rigid portions, each rigid portion of the plurality of rigid portions having a first thickness (T.sub.1) and each rigid portion including an upper region and a lower region, the upper region having a smaller top surface area than the lower region; and an out-of-plane deformable portion having a second thickness (T.sub.2) and connecting the plurality of rigid portions to each other, wherein the second thickness (T.sub.2) is smaller than the first thickness (T.sub.1), wherein the out-of-plane deformable semiconductor substrate is monolithic.
2. The out-of-plane deformable semiconductor substrate of claim 1, wherein the plurality of rigid portions each have sidewalls that are substantially perpendicular to a top surface of the out-of-plane deformable portion.
3. The out-of-plane deformable semiconductor substrate of claim 1, wherein the plurality of rigid portions each have sidewalls that are non-perpendicular to a top surface of the out-of-plane deformable portion.
4. The out-of-plane deformable semiconductor substrate of claim 1, wherein the out-of-plane deformable portion surrounds all sides of each of the plurality of rigid portions.
5. The out-of-plane deformable semiconductor substrate of claim 1, wherein the out-of-plane deformable portion comprises a plurality of in-plane and out-of-plane deformable portions, each of which connects one of the plurality of rigid portions to another of the plurality of rigid portions.
6. The out-of-plane deformable semiconductor substrate of claim 5, wherein the plurality of in-plane and out-of-plane deformable portions each have wave-like shape in an undisturbed state, and wherein the wave-like shape expands in a stretched state.
7. The out-of-plane deformable semiconductor substrate of claim 1, wherein the out-of-plane deformable portion, in an undisturbed state, maintains the plurality of rigid portions in a planar arrangement.
8. The out-of-plane deformable semiconductor substrate of claim 1, wherein the out-of-plane deformable portion includes a stressor layer, which in an undisturbed state, maintains the plurality of rigid portions in a non-planar arrangement.
9. An in-plane and out-of-plane deformable semiconductor substrate, comprising: first and second rigid portions, each having a first thickness (T.sub.1), a lower portion and an upper portion, the upper portion having a smaller top surface area than the lower portion; and an in-plane and out-of-plane deformable portion having a second thickness (T.sub.2), wherein the in-plane and out-of-plane deformable portion connects the upper portions of the first and second rigid portions to each other or the in-plane and out-of-plane deformable portion connects the lower portions of the first and second rigid portions to each other, wherein the second thickness (T.sub.2) is smaller than the first thickness (T.sub.1), wherein the first and second rigid portions are spaced apart from each other, and wherein the in-plane and out-of-plane deformable semiconductor substrate is monolithic.
10. The in-plane and out-of-plane deformable semiconductor substrate of claim 9, wherein the in-plane and out-of-plane deformable portion has wave-like shape in an undisturbed state, and wherein the wave-like shape expands in a stretched state.
11. The in-plane and out-of-plane deformable semiconductor substrate of claim 9, wherein the in-plane and out-of-plane deformable portion has a stressor layer, which in an undisturbed state, maintains the plurality of rigid portions in a parallel or non-parallel arrangement.
12. The in-plane and out-of-plane deformable semiconductor substrate of claim 9, wherein the in-plane and out-of-plane deformable portion has a plurality of wave-like shapes arranged in a repeated pattern.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) The accompanying drawings, which are incorporated in and constitute a part of the specification, illustrate one or more embodiments and, together with the description, explain these embodiments. In the drawings:
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10)
(11) FIGS. 8A1, 8B1, 8C1, 8D1, 8E1, 8E2, 8F1, and 8H2 are perspective views of a method of making an in-plane and out-of-plane deformable semiconductor substrate according to an embodiment;
(12) FIGS. 8A2, 8B2, 8C2, 8D2, 8E3, 8F2, 8G, and 8H1 are cross-sectional views of a method of making an in-plane and out-of-plane deformable semiconductor substrate according to an embodiment;
(13) FIG. 8H3 is a top view of a schematic diagram of an in-plane and out-of-plane deformable semiconductor substrate made using the method of
(14)
(15)
(16)
(17)
DETAILED DESCRIPTION
(18) The following description of the exemplary embodiments refers to the accompanying drawings. The same reference numbers in different drawings identify the same or similar elements. The following detailed description does not limit the invention. Instead, the scope of the invention is defined by the appended claims. The following embodiments are discussed, for simplicity, with regard to the terminology and structure of an out-of-plane deformable semiconductor substrate. However, the embodiments discussed below are not limited to out-of-plane deformable semiconductor substrates and can be employed for any type of out-of-plane deformable substrate.
(19) Reference throughout the specification to “one embodiment” or “an embodiment” means that a particular feature, structure or characteristic described in connection with an embodiment is included in at least one embodiment of the subject matter disclosed. Thus, the appearance of the phrases “in one embodiment” or “in an embodiment” in various places throughout the specification is not necessarily referring to the same embodiment. Further, the particular features, structures or characteristics may be combined in any suitable manner in one or more embodiments.
(20) Referring now to
(21) The plurality of rigid portions 102A and 104A are the portions of the substrate on which the electronic devices are formed or placed, and in some embodiments the out-of-plane deformable portion 106A can be metalized to provide an electrical coupling between devices on different rigid portions. Further, the rigid portions 102A and 104A allow for three-dimensional monolithic stacking of integrated circuits or other electronic devices without requiring through-silicon-vias (TSVs) through the substrate, and thus is particularly suitable for use with flip-chip bonding.
(22) The thickness T.sub.1 of rigid portions 102A and 104A is selected so that these portions exhibit sufficient rigidity to support an electronic device formed on these portions. The thickness T.sub.2 of out-of-plane deformable portion 106A is selected so that it is able to deform out-of-plane (i.e., bend or move in the vertical direction in the figure). In one embodiment, the rigid portions 102A and 104A are 500-μm-thick and the out-of-plane deformable portion 106A is 30-μm-thick. An out-of-plane deformable semiconductor substrate having these thicknesses can achieve a bending to a radius of 130 μm. The bending radius of the out-of-plane deformable semiconductor substrate is not dependent on the overall substrate thickness, e.g., the thickness of the rigid portions, because the out-of-plane deformation is achieved using the out-of-plane deformable portion.
(23) As will be appreciated from the discussion below, the out-of-plane deformable semiconductor substrate 100A is monolithic because the plurality of rigid portions 102A and 1028 and the out-of-plane deformable portion 106A are formed from a common substrate. This is particularly advantageous because there is no need for additional material (e.g., adhesive) to join the out-of-plane deformable portion 106A to the plurality of rigid portions 102A and 104A. Further, the monolithic out-of-plane deformable semiconductor substrate exhibits good structural integrity because there is no requirement for additional mechanisms/materials to join the out-of-plane deformable portion 106A to the plurality of rigid portions 102A and 104A. Thus, as will be appreciated by those skilled in the art, a monolithic substrate, including the plurality of rigid portions 102A and 102B and the out-of-plane deformable portion 106A, is structurally and physically different than one in which the rigid portions and the out-of-plane deformable portions are formed separately.
(24)
(25)
(26) Although in the illustrated embodiment the in-plane and out-of-plane deformable portion 206 connects the two upper portions 212A and 212B, the in-plane and out-of-plane deformable portion 206 can instead connect the two lower portions 210A and 210B. Further, multiple, parallel in-plane and out-of-plane deformable portions 206 can be formed, which can connect the two upper portions 212A and 212B to each other, the two lower portions 210A and 210B to each other, or the two upper portions 212A and 212B to each other and the two lower portions 210A and 210B to each other. The first 202 and second 204 rigid portions are spaced apart from each other. As with the embodiments discussed above, the in-plane and out-of-plane deformable semiconductor substrate 200, including the first 202 and second 204 rigid portions and the in-plane and out-of-plane deformable portion 206, is monolithic.
(27) As illustrated in the top view of
(28) A method for making an out-of-plane deformable semiconductor substrate or an in-plane and out-of-plane deformable semiconductor substrate will now be discussed in connection with
(29) Another method of forming an out-of-plane deformable semiconductor substrate will now be described in connection with
(30)
(31)
(32) A method of making an in-plane and out-of-plane deformable semiconductor substrate will now be described in connection with
(33) The one or more protective layers 804 and 806 are then patterned to provide a protective layer for the subsequent etching of the substrate 802, i.e., portions of the protective layer(s) that overlay portions of the substrate 802 that will be etched are removed and the remaining portions of the protective layer(s) remain (step 715). The semiconductor substrate is then patterned to form the upper portions 808A-808D of the plurality of rigid portions and a plurality of in-plane and out-of-plane deformable portions 810A-810D (step 720 and FIGS. 8C1 and 8C2). It will be recognized that the plurality of in-plane and out-of-plane deformable portions 810A-810D are not yet in-plane and out-of-plane deformable because they are still attached to the underlying semiconductor substrate 802.
(34) The thickness of the plurality of in-plane and out-of-plane deformable portions 810A-810D is then adjusted to attain a thickness allowing in-plane and out-of-plane deformability (steps 725 and 730). Specifically, a protective layer/film/coating 812 is formed on top of the patterned semiconductor substrate and also covers the sidewalls of the plurality of rigid portions (step 725 and FIGS. 8D1 and 8D2) and then directional etching is performed to remove the protective layer/film/coating 812 from the horizontal surfaces and reduce the thickness of the in-plane and out-of-plane deformable portions 810A-810D without removing the protective layer/film/coating 812 from the vertical surfaces (step 730 and FIGS. 8E1-8E3). It will be recognized that in FIGS. 8E1-8E3, the in-plane and out-of-plane deformable portion 810A is still connected to the semiconductor substrate 802 at this point in the processing. The directional etching removes protective layer/film/coating 812 for the horizontal surfaces as illustrated by comparing FIGS. 8D2 and 8E3. The portions of protective layer/film/coating 812 remaining after the directional etch act as a chemical protective layer for the subsequent isotropic etch in step 735. In an embodiment in which the final in-plane and out-of-plane deformable portions have a thickness of 30 μm, a 40 nm thick oxide film of alumina (Al.sub.2O.sub.3) is formed as the oxide film and the directional etching is performed using reactive ion etching (RIE).
(35) The in-plane and out-of-plane deformable portions 810A-810D are then released from the semiconductor substrate, for example by an XeF.sub.2-based isotropic etch (step 735 and FIGS. 8F1 and 8F2). Thus, as illustrated in FIGS. 8F1 and 8F2, a gap is created between the in-plane and out-of-plane deformable portions 810A-810D (only one of which is illustrated) and the underlying substrate 802. As illustrated in FIG. 8F1, in the illustrated embodiment, the in-plane and out-of-plane deformable portions 810A-810D (only one of which is illustrated) connect the upper portions 808A and 808B of two rigid portions to each other.
(36) The plurality of rigid portions of substrate 802 are then separated from each other (step 740). For example, lines 816 can be engraved on the bottom side of the substrate 802 by moving a 1065 nm Ytterbium (YB) fiber laser along the crystallographic planes to promote and localize fracture initiation and propagation between lower portions 818A and 818B of the plurality of rigid portions (
(37) FIG. 8H3 illustrates a top view of the in-plane and out-of-plane deformable substrate 800. As illustrated, adjacent ones of the plurality of rigid portions 820A-820D, including the respective upper and lower portions, are spaced apart from each other and are connected to each other via a respective in-plane and out-of-plane deformable portion 810A-810D.
(38)
(39) It should be recognized that the particular configuration of the in-plane and out-of-plane deformable portion illustrated in the figures above is an example of one type of configuration and other configurations can be employed for the in-plane and out-of-plane deformable portion.
(40) An in-plane and out-of-plane deformable semiconductor substrate made using the method described above in connection with
(41) The substrate was exposed to vapor hydrogen fluoride (HF) to remove the silicon dioxide for purposes of the in-plane and out-of-plane deformation tests. The ratio of the curve to spring width of the in-plane and out-of-plane deformable portion was approximately 50:1. Bending the in-plane and out-of-plane deformable portion so that two ends meet resulted in an internal radius of 130 μm and a maximum stress of 0.46 GPa, which corresponds to a strain of 0.136%. The difference between the arc length of the in-plane and out-of-plane deformable portion compared to its linear length between the two ends of the in-plane and out-of-plane deformable portion resulted in decreased internal strain because the strain was spread across the entire length of the in-plane and out-of-plane deformable portion. The disclosed structure of an in-plane and out-of-plane deformable portion showed a strain of 13.23 times smaller than that of a simulated conventional silicon bar having the same 30 μm thickness. Using rigid portions having an area of 2.1 mm by 0.85 mm and an in-plane and out-of-plane deformable portion having a 2 μm width demonstrated that the in-plane and out-of-plane deformable portion can be linearly stretched 490% of its original length.
(42) The in-plane and out-of-plane deformable portions also exhibited excellent mechanical integrity, which allowed for these portions to be spin coated with photoresist, cleaned with organic solvents and blow-dried with an N.sub.2 gun, which would not be possible with other out-of-plane deformable silicon techniques. Further, it was found that a single in-plane and out-of-plane deformable portion can sustain the weight of more than one 500 μm rigid portion without requiring an additional supporting substrate. For example, as illustrated in
(43) Another method of making an in-plane and out-of-plane deformable semiconductor substrate will now be described in connection with
(44) The plurality of rigid portions are then separated from each other (step 1025). For example, lines 1116 can be engraved on the bottom side of the substrate 1102 by moving a 1065 nm Ytterbium (YB) fiber laser along the crystallographic planes to promote and localize fracture initiation and propagation between the plurality of rigid portions (
(45) One particular application of the disclosed out-of-plane deformable substrate and in-plane and out-of-plane deformable substrate is as part of a silicon-based solar cell. Solar cells are typically rigid, which limits their size and use in wearable and mobile applications. Providing an out-of-plane deformable substrate or an in-plane and out-of-plane deformable substrate as disclosed, allows the use of larger sized solar cells that can be used in, for example, body-conforming configurations. The disclosed out-of-plane deformable substrate and in-plane and out-of-plane deformable substrate can also be used as part of a foldable tactile display, which improves the portability of displays and devices.
(46) The disclosed out-of-plane deformable substrate and in-plane and out-of-plane deformable substrate can be used for destructible electronics. In this case, the out-of-plane deformable portion or in-plane and out-of-plane deformable portion could carry electronics to be destroyed and the rigid portions can be detached from these out-of-plane deformable portion or in-plane and out-of-plane deformable portion and any electronics on the detached rigid portions would not be destroyed. This is particularly useful, for example, for destroying memories and power supplies.
(47) The disclosed out-of-plane deformable semiconductor substrate and in-plane and out-of-plane deformable semiconductor substrate can be employed in a variety of applications, including, for example, electronic devices, photovoltaics devices, electrochemical devices (e.g., batteries, fuel cells, electrolyzers and super capacitors), triboelectric devices, thermoelectric devices, micro-electro-mechanical systems, electrical devices, magnetic devices, optical devices, light emitting devices, and/or combinations thereof. Due to the rigidity of the rigid portions on which these devices are formed or placed, these devices are not affected by the out-of-plane deformation or in-plane and out-of-plane deformation of the overall semiconductor substrate.
(48) It should be recognized that in the discussion above, the references to in-plane deformation of the in-plane and out-of-plane deformable semiconductor substrate covers either expanding or compressing of the in-plane and out-of-plane deformable substrate.
(49) The disclosed embodiments provide an out-of-plane deformable semiconductor substrate and method for making an out-of-plane deformable semiconductor substrate. It should be understood that this description is not intended to limit the invention. On the contrary, the exemplary embodiments are intended to cover alternatives, modifications and equivalents, which are included in the spirit and scope of the invention as defined by the appended claims. Further, in the detailed description of the exemplary embodiments, numerous specific details are set forth in order to provide a comprehensive understanding of the claimed invention. However, one skilled in the art would understand that various embodiments may be practiced without such specific details.
(50) Although the features and elements of the present exemplary embodiments are described in the embodiments in particular combinations, each feature or element can be used alone without the other features and elements of the embodiments or in various combinations with or without other features and elements disclosed herein.
(51) This written description uses examples of the subject matter disclosed to enable any person skilled in the art to practice the same, including making and using any devices or systems and performing any incorporated methods. The patentable scope of the subject matter is defined by the claims, and may include other examples that occur to those skilled in the art. Such other examples are intended to be within the scope of the claims.