SEMICONDUCTOR DEVICE HAVING THROUGH SILICON VIAS AND METHOD OF MANUFACTURING THE SAME
20210257304 · 2021-08-19
Inventors
Cpc classification
H01L2224/13024
ELECTRICITY
H01L2224/0401
ELECTRICITY
H01L21/4853
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2221/68372
ELECTRICITY
H01L24/20
ELECTRICITY
H01L2224/13025
ELECTRICITY
H01L2224/05009
ELECTRICITY
H01L23/3128
ELECTRICITY
H01L23/5389
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L21/486
ELECTRICITY
H01L23/5384
ELECTRICITY
H01L24/19
ELECTRICITY
H01L24/02
ELECTRICITY
International classification
H01L23/538
ELECTRICITY
H01L21/48
ELECTRICITY
Abstract
The present disclosure provides a semiconductor device and a method of manufacturing a semiconductor device. The semiconductor device includes a substrate, a conductive feature, a redistribution layer, at least one through silicon via and at least one bump. The conductive feature is disposed over a front surface of the substrate, and the redistribution layer is disposed over a back surface opposite to the front surface. The through silicon via penetrates through the substrate and contacts the conductive feature embedded in an insulative layer. The bump contacts the redistribution layer and the through silicon via and serves as an electrical connection therebetween.
Claims
1. A semiconductor device, comprising: a substrate; a conductive feature disposed over a front surface of the substrate; a redistribution layer disposed over a back surface opposite to the front surface; at least one through silicon via penetrating through the substrate and contacting the conductive feature; and at least one bump connecting the redistribution layer to the through silicon via.
2. The semiconductor device of claim 1, wherein the through silicon via comprises a conductive line and an isolation liner enclosing the conductive line, and the redistribution layer comprises a plurality of horizontal segments and a plurality of vertical segments connected to the horizontal segments and disposed over a periphery of the isolation liners.
3. The semiconductor device of claim 2, further comprising a dielectric layer disposed between the back surface of the substrate and the horizontal segments of the redistribution layer, and between the periphery of the isolation liner and the vertical segments of the redistribution layer.
4. The semiconductor device of claim 3, wherein portions of the dielectric layer are exposed through the horizontal segments of the redistribution layer.
5. The semiconductor device of claim 3, further comprising a capping layer covering the horizontal segments of the redistribution layer.
6. The semiconductor device of claim 5, wherein the capping layer has a thickness greater than thicknesses of the metallic layer and the dielectric layer.
7. The semiconductor device of claim 2, further comprising an insulative layer encasing the conductive feature, wherein the through silicon via extends into the insulative layer.
8. A method of manufacturing a semiconductor device, comprising: creating at least one trench in a semiconductor wafer; depositing an isolation film in the trench; depositing a conductive material on the isolation film to form at least one conductive line in the trench; forming a conductive feature, electrically coupled to the conductive line, over a front surface of the semiconductor wafer; thinning the semiconductor wafer until a back surface of the semiconductor wafer, opposite to the front surface, is below an end surface of the isolation film; forming a metallic layer over the back surface of the semiconductor wafer and over a portion of a periphery of the isolation film exposed through the semiconductor wafer; performing a grinding process to remove portions of the metallic layer and the isolation film until the conductive line is exposed; and forming at least one bump to connect the remaining portions of the metallic layer to the conductive line.
9. The method of claim 8, further comprising performing a patterning process to remove portions of the metallic layer prior to the formation of the bump.
10. The method of claim 8, wherein the metallic layer has a topology following the topology of the exposed portions of the isolation film and the back surface of the semiconductor wafer.
11. The method of claim 8, wherein the metallic layer has a thickness in a range between 1 μm and 5 μm.
12. The method of claim 8, further comprising: depositing a first dielectric layer on the back surface of the semiconductor wafer and on the portion of the periphery of the isolation film exposed through the semiconductor wafer prior to the formation of the metallic layer; and removing portions of the first dielectric layer above an end surface of the conductive line during the grinding process, wherein the first dielectric layer has a substantially uniform thickness.
13. The method of claim 12, wherein the first dielectric layer has a thickness in a range between 0.5 μm and 3 μm.
14. The method of claim 8, further comprising: depositing a second dielectric layer on the metallic layer until a top surface of the second dielectric layer, over the semiconductor wafer, is above an end surface of the conductive line; and removing portions of the second dielectric layer above the end surface of the conductive line during the grinding process, wherein the second dielectric layer has a substantially uniform thickness.
15. The method of claim 14, wherein a thickness of the second dielectric layer is in a range between 0.5 μm and 5 μm.
16. The method of claim 14, further comprising performing a patterning process to sequentially remove portions of the second dielectric layer and the metallic layer.
17. The method of claim 8, wherein a distance between the end surfaces of the isolation liners and the back surface of the semiconductor wafer is in the range between 0.5 μm and 10 μm.
18. The method of claim 8, further comprising forming an insulating layer to encase a periphery of the isolation film and the conductive feature concurrent with the formation of the conductive feature.
19. The method of claim 8, wherein the formation of the trench comprises: sequentially forming a buffer layer and a sacrificial layer on the front surface of the semiconductor wafer; forming at least one opening penetrating through the buffer layer and the sacrificial layer; and etching the semiconductor wafer through the opening to form the trench, wherein the buffer layer and the sacrificial layer are removed after the deposition of the conductive material, so that an end surface of the conductive line is above the front surface of the semiconductor wafer.
20. The method of claim 8, wherein the thinning of the semiconductor wafer comprises: performing a grinding process to reduce a thickness of the semiconductor wafer, wherein the isolation film is not exposed after the performing of the grinding process; and performing an etching process to further reduce the thickness of the semiconductor wafer until the back surface of the semiconductor wafer is below the end surface of the isolation film.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0025] A more complete understanding of the present disclosure may be derived by referring to the detailed description and claims. The disclosure should also be understood to be coupled to the figures' reference numbers, which refer to similar elements throughout the description.
[0026]
[0027]
[0028]
DETAILED DESCRIPTION
[0029] Embodiments, or examples, of the disclosure illustrated in the drawings are now described using specific language. It shall be understood that no limitation of the scope of the disclosure is hereby intended. Any alteration or modification of the described embodiments, and any further applications of principles described in this document, are to be considered as normally occurring to one of ordinary skill in the art to which the disclosure relates. Reference numerals may be repeated throughout the embodiments, but this does not necessarily mean that feature(s) of one embodiment apply to another embodiment, even if they share the same reference numeral.
[0030] It shall be understood that, although the terms first, second, third, etc. may be used herein to describe various elements, components, regions, layers or sections, these elements, components, regions, layers or sections are not limited by these terms. Rather, these terms are merely used to distinguish one element, component, region, layer or section from another element, component, region, layer or section. Thus, a first element, component, region, layer or section discussed below could be termed a second element, component, region, layer or section without departing from the teachings of the present inventive concept.
[0031] The terminology used herein is for the purpose of describing particular example embodiments only and is not intended to be limiting to the present inventive concept. As used herein, the singular forms “a,” “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It shall be understood that the terms “comprises” and “comprising,” when used in this specification, point out the presence of stated features, integers, steps, operations, elements, or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, or groups thereof.
[0032]
[0033] The substrate 110 includes a wafer 112 and one or more main components 114 disposed in the wafer 112. The conductive feature 140 includes a plurality of horizontal members 142 alternately stacked with a plurality of vertical members 144. The through silicon via 190 serves as an electrical interconnection between the conductive feature 140 and the bumps 200. The through silicon via 190 includes a conductive line 132 penetrating through the wafer 112 and an isolation liner 124 enclosing the conductive line 132. The redistribution layer 174 includes a plurality of horizontal segments 1742 parallel to the back surface 1104 of the substrate 110 and a plurality of vertical segments 1744 disposed over a periphery 1226 of the isolation liner 124. In other words, the isolation liner 124 separates the vertical segments 1744 of the redistribution layer 174 from the conductive line 132. The horizontal segments 1742 and the vertical segments 1744 connected to the horizontal segments 1742 are integrally formed. The bump 200, contacting the through silicon via 190 and the vertical segments 1744 of the redistribution layer 174, serves as an electrical connection between the conductive line 132 and the redistribution layer 174. In the semiconductor device 10, the conductive lines 132 and the bumps 200 collectively serve as electrical connections to the conductive feature 140 and the redistribution layer 174.
[0034] The semiconductor device 10 further includes a dielectric layer 162 disposed between the back surface 1104 of the substrate 110 and horizontal segments 1742 of the redistribution layer 174 and between the periphery 1226 of the isolation liners 124 and the vertical segments 1744 of the redistribution layer 174. The semiconductor device 10 also includes a capping layer 184 disposed on the horizontal segments 1742 of the redistribution layer 174 and an insulative layer 150 disposed on the front surface 1102 of the substrate 110 and encasing the conductive feature 140.
[0035] The semiconductor device 10 can be electrically connected to an external device 20 through the bumps 200 to form an electronic system. In other words, the bumps 200 serve as input/output (I/O) connections to electrically connect the semiconductor device 10 to the external device 20.
[0036]
[0037] Referring to
[0038] The main components 114 may include active components, such as transistors and/or diodes, and passive components such as capacitors, resistors or the like. The main components 114 are formed using various processes including deposition, etching, implantation, photolithography, annealing, and/or other applicable processes. In some embodiments, the main components 114 may be formed in the semiconductor wafer 111 during front-end-of-line (FEOL) processes.
[0039] The buffer layer 210 and the sacrificial layer 220 are sequentially stacked on the substrate 100, wherein the buffer layer 210 protects against contamination and mitigates stress at the interface between the substrate 100 and the sacrificial layer 220. The buffer layer 210, including silicon-containing dielectric, covers the entire front surface 1002 of the substrate 100. The buffer layer 210, including silicon dioxide, for example, can be formed using a chemical vapor deposition (CVD) process or a thermal oxidation process. In other words, the buffer layer 210 can be a deposition layer or an oxidized layer, wherein the thermally-grown oxides can include a higher level of purity than the deposited oxides.
[0040] The sacrificial layer 220, covering the buffer layer 210, functions as a hard mask for patterning the semiconductor wafer 111. The sacrificial layer 220 may be formed of an inorganic material, including nitride, using a CVD process, a physical vapor deposition (PVD) process, a spin-coating process, or another suitable process that can form the inorganic material. The sacrificial layer 220 includes silicon nitride in some embodiments, for example.
[0041] Next, a first photoresist mask 230 is applied on the sacrificial layer 220. The first photoresist mask 230 includes one or more windows 232 to expose portions of the sacrificial layer 220. The first photoresist mask 230 is formed by performing an exposure process and a develop process on a photosensitive material that fully covers the sacrificial layer 220, wherein the photosensitive material may be applied on the sacrificial layer 220 by a spin-coating process and then dried using a soft-baking process.
[0042] Referring to
[0043] Referring to
[0044] Referring to
[0045] Referring to
[0046] The conductive lines 132 may include polysilicon or metal, such as copper, tungsten, aluminum, silver, gold, indium or the like. The conductive lines 132 may be formed using a CVD process, a PVD process, an ALD process, or another suitable process. In some embodiments, the conductive material 130 including copper may be formed on the isolation film 120 using a plating process. The planarizing process can include a chemical mechanical polishing (CMP) process and/or a wet etching process. In some embodiments, a diffusion barrier layer (not shown) may be formed, for example, using a PVD process, a CVD process, or the like on the isolation film 120 prior to the formation of the conductive material 130 to prevent the conductive lines 132 from flaking or spalling from the isolation film 120.
[0047] Referring to
[0048] Referring to
[0049] The horizontal members 142 may be made of copper or aluminum using plating processes; the vertical members 144 may be made of tungsten using CVD processes. Referring to
[0050] Referring to
[0051] The thinning of the semiconductor wafer 111 includes (1) performing a grinding process on the semiconductor wafer 111 to reduce a thickness thereof, so that a ground wafer 111′ is formed, and (2) performing an etching process to expose another portion of the periphery 1222 of the isolation liners 122, thereby forming an etched wafer 112. The etched wafer 112 and the main components 114 constitute a substrate 110. In
[0052] Referring to
[0053] Referring to
[0054] The metallic layer 170 has a second thickness T2 substantially equal to or greater than the first thickness T1 of the dielectric layer 160. In some embodiments, the second thickness T2 may be, for example, in a range between 1 μm and 5 μm, such as 2 μm. The metallic layer 170 may include copper, aluminum, tungsten, cobalt, titanium, gold, platinum or a combination thereof. The metallic layer 170 can be formed using a CVD process, a PVD process or a sputtering process.
[0055] Referring to
[0056] Referring to
[0057] Referring to
[0058] Referring to
[0059] Referring to
[0060] Referring to
[0061] Referring to
[0062] One aspect of the present disclosure provides a semiconductor device. The semiconductor device comprises a substrate, a conductive feature, a redistribution layer, at least one through silicon via, and at least one bump. The conductive feature is disposed over a front surface of the substrate. The redistribution layer is disposed over a back surface opposite to the front surface. The through silicon via penetrates through the substrate and contacts the conductive feature. The bump connects the redistribution layer to the through silicon via.
[0063] One aspect of the present disclosure provides a method of manufacturing a semiconductor device. The method includes steps of creating at least one trench in a semiconductor wafer, depositing an isolation film in the trench; depositing a conductive material on the isolation film to form at least one conductive line in the trench; forming a conductive feature, electrically coupled to the conductive line, over a front surface of the semiconductor wafer; thinning the semiconductor wafer until a back surface of the semiconductor wafer is below an end surface of the isolation film; forming a metallic layer over a periphery of the isolation film exposed through the semiconductor wafer and over a back surface opposite to the front surface; performing a grinding process to remove portions of the metallic layer and the isolation film until the conductive line is exposed; and forming at least one bump to connect the remaining metallic layer and the conductive line.
[0064] Although the present disclosure and its advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the disclosure as defined by the appended claims. For example, many of the processes discussed above can be implemented in different methodologies and replaced by other processes, or a combination thereof.
[0065] Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, and composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the present disclosure, processes, machines, manufacture, compositions of matter, means, methods or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein, may be utilized according to the present disclosure. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods and steps.