FIN TRANSISTOR STRUCTURE AND FABRICATION METHOD THEREOF
20210104554 ยท 2021-04-08
Assignee
Inventors
- Sheng-Yao Huang (Kaohsiung City, TW)
- Yu-Ruei Chen (New Taipei City, TW)
- Chung-Liang Chu (Kaohsiung City, TW)
- Zen-Jay Tsai (Tainan-City, TW)
- Yu-Hsiang Lin (New Taipei City, TW)
Cpc classification
H01L21/823431
ELECTRICITY
H01L21/845
ELECTRICITY
H01L29/785
ELECTRICITY
H01L27/1211
ELECTRICITY
H01L29/66795
ELECTRICITY
International classification
H01L27/12
ELECTRICITY
H01L21/8234
ELECTRICITY
H01L29/66
ELECTRICITY
Abstract
A fin transistor structure is provided. The fin transistor structure includes a first substrate. An insulation layer is disposed on the first substrate. A plurality of fin structures are disposed on the insulation layer. A supporting dielectric layer fixes the fin structures at the fin structures at waist parts thereof. A gate structure layer is disposed on the supporting dielectric layer and covers a portion of the fin structures.
Claims
1. A fin transistor structure, comprising: a first substrate; an insulation layer, disposed on the first substrate; a plurality of fin structures, disposed on the insulation layer; a supporting dielectric layer, fixing the fin structures at waist parts of the fin structures; and a gate structure layer, disposed on the supporting dielectric layer and covering a portion of the fin structures.
2. The fin transistor structure according to claim 1, wherein the fin structures are a portion of a second substrate, and the second substrate is disposed on the insulation layer on the first substrate.
3. The fin transistor structure according to claim 2, wherein the second substrate further has a bulk part surrounding the fin structures and an end part of the supporting dielectric layer is fixed to the bulk part of the second substrate.
4. The fin transistor structure according to claim 3, wherein the insulation layer covers an end surface of the bulk part so as to be attached to the first substrate.
5. The fin transistor structure according to claim 1, wherein the insulation layer covers a portion of side walls of the fin structures lower than the waist parts.
6. The fin transistor structure according to claim 1, wherein each of the fin structures has a first end surface on the insulation layer and a second end surface opposite to the first end surface and covered by the gate structure layer, wherein the second end surface is wider than the first end surface along a cross-sectional direction with respect to the fin structures.
7. The fin transistor structure according to claim 1, wherein a distance from the first substrate to the waist part of each of the fin structures is equal to or more than a half of a height of each of the fin structures.
8. The fin transistor structure according to claim 1, wherein the insulation layer is an oxide layer, a nitride layer or a dielectric layer.
9. The fin transistor structure according to claim 1, wherein a plurality of initial fin structures are disposed on an initial substrate, and a fin spacing between the initial fin structures is predetermined, wherein the initial fin structures are used as the fin structures, and a distance between two adjacent fin structures is equal to the fin spacing.
10. The fin transistor structure according to claim 1, wherein a plurality of initial fin structures are disposed on an initial substrate, and a fin spacing between the initial fin structures is predetermined, wherein a portion of the initial fin structures are used as the fin structures, and a distance between two adjacent fin structures is at least a double of the fin spacing.
11. A fabrication method of a fin transistor structure, comprising: providing a first substrate, wherein a plurality of fin structures are formed on the fin structure, a dielectric layer is filled between base parts of the fin structures, and an insulation layer is at least disposed on first end surfaces of the fin structures; disposing the first end surfaces of the fin structures on a second substrate; polishing the first substrate and the dielectric layer to expose the fin structures wherein the fin structures are respectively formed as a plurality of units; removing a portion of the dielectric layer, wherein a remaining portion of the dielectric layer is a supporting dielectric layer that fixes the fin structures at waist parts of the fin structures; and forming a gate structure layer on the supporting dielectric layer and covering a portion of the fin structures.
12. The fabrication method of the fin transistor according to claim 11, wherein the fin structures are a portion of the first substrate, and the first substrate with the insulation layer is disposed on the second substrate.
13. The fabrication method of the fin transistor according to claim 12, wherein the first substrate further has a bulk part surrounding the fin structures and an end part of the supporting dielectric layer is fixed to the bulk part of the first substrate.
14. The fabrication method of the fin transistor according to claim 13, wherein the insulation layer covers an end surface of the bulk part so as to be attached to the first substrate.
15. The fabrication method of the fin transistor according to claim 11, wherein the insulation layer covers a portion of side walls of the fin structures lower than the waist parts.
16. The fabrication method of the fin transistor according to claim 11, wherein each of the fin structures has a first end surface on the insulation layer and a second end surface opposite to the first end surface and covered by the gate structure layer, wherein the second end surface is wider than the first end surface along a cross-sectional direction with respect to the fin structures.
17. The fabrication method of the fin transistor according to claim 11, wherein a distance from the first substrate to the waist part of each of the fin structures is equal to or more than a half of a height of each of the fin structures.
18. The fabrication method of the fin transistor according to claim 11, wherein the insulation layer is an oxide layer, a nitride layer or a dielectric layer.
19. The fabrication method of the fin transistor according to claim 11, wherein a plurality of initial fin structures are first formed for the first substrate, and the initial fin structures are used as the fin structures.
20. The fabrication method of the fin transistor according to claim 11, wherein a plurality of initial fin structures are first formed for the first substrate, a portion of the initial fin structures used as dummy fins are removed to form the fin structures.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0030] The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention.
[0031]
[0032]
[0033]
[0034]
[0035]
[0036]
DESCRIPTION OF EMBODIMENTS
[0037] The invention relates to a fin transistor structure and a fabrication method thereof. The invention proposes effectively incorporating air spaces into an isolation structure for isolating fin structures as a part of the isolation. A dielectric constant of a sir space is close to 1, and in this way, an overall dielectric constant may be effectively reduced, so as to at least reduce a parasitic capacitance.
[0038] Several embodiments are provided below for describing the invention, however, the invention is not limited to the provided embodiments, and moreover, the embodiments may also be allowed to be suitably combined.
[0039]
[0040] Referring to
[0041] Referring to
[0042] Referring to
[0043] In this case, it should be noted that the partially filled trenches 106 are covered by the substrate 112 to form air spaces, namely, air isolation structures 114 are formed. The air spaces, according to a dielectric material thereof, are the air isolation structures 114 which have a dielectric constant close to 1.
[0044] Referring to
[0045] Referring to
[0046] In such a half-completed structure, the air isolation structures 114 are substantially formed for isolating the fin structures 108 from each other. A dielectric constant of the air isolation structures 114 is close to 1, which contributes to effectively reducing an overall dielectric constant, thereby reducing a parasitic capacitance.
[0047] In an embodiment, there are also different methods to form the air isolation structures 114, which are not limited to the embodiment illustrated in
[0048] Referring to
[0049] Referring to
[0050] Referring to
[0051] Referring to
[0052] Referring to
[0053] Referring to
[0054] Referring to
[0055] One more embodiment is provided.
[0056]
[0057] After the fin structures 108 or 208 and the air isolation structures 114 or 218 are completed, subsequent fabrication processes may be continued.
[0058] Referring to
[0059] In may be noted herein that based on the fabrication flow of the invention, structurally, a width of the end surface of each of the fin structures 108 covered by the gate structure layer 240 is greater than a width of the end surface covered by the oxidation layer 102. A contact area between the gate structure layer 240 and the fin structures 108 may also be increased by the enlarged width, thereby increasing areas of a channel under the gate structure layer 240.
[0060]
[0061] The air isolation structures 114 provided by the invention are employed for isolating the fin structures 108 from each other, and in this way, the dielectric constant may be effectively reduced, so as to reduce the parasitic capacitance and enhance the efficiency of the fin transistor.
[0062] It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present invention without departing from the scope or spirit of the invention. In view of the foregoing, it is intended that the present invention cover modifications and variations of this invention provided they fall within the scope of the following claims and their equivalents.