Semiconductor device and method for fabricating the same
10978556 · 2021-04-13
Assignee
Inventors
Cpc classification
H01L29/1054
ELECTRICITY
H01L29/4966
ELECTRICITY
H01L29/161
ELECTRICITY
H01L29/66545
ELECTRICITY
H01L29/517
ELECTRICITY
H01L21/76895
ELECTRICITY
H01L29/165
ELECTRICITY
H01L29/7834
ELECTRICITY
H01L21/76805
ELECTRICITY
H01L29/6659
ELECTRICITY
H01L29/24
ELECTRICITY
H01L29/66651
ELECTRICITY
H01L29/6656
ELECTRICITY
H01L29/66636
ELECTRICITY
H01L21/28088
ELECTRICITY
International classification
H01L29/06
ELECTRICITY
H01L29/161
ELECTRICITY
H01L29/16
ELECTRICITY
H01L29/08
ELECTRICITY
H01L21/768
ELECTRICITY
H01L29/10
ELECTRICITY
H01L29/165
ELECTRICITY
H01L21/28
ELECTRICITY
H01L29/49
ELECTRICITY
H01L29/24
ELECTRICITY
H01L29/66
ELECTRICITY
Abstract
A method for fabricating semiconductor device includes the steps of first providing a substrate, forming a gate structure on the substrate, forming a hard mask on the substrate and the gate structure, patterning the hard mask to form trenches exposing part of the substrate, and forming raised epitaxial layers in the trenches. Preferably, the gate structure is extended along a first direction on the substrate and the raised epitaxial layers are elongated along a second direction adjacent to two sides of the gate structure.
Claims
1. A method for fabricating semiconductor device, comprising: providing a substrate; forming a gate structure extending along a first direction on the substrate; forming a first spacer adjacent to the gate structure; forming a hard mask on the substrate, the first spacer, and the gate structure; removing a part of the hard mask to form a patterned hard mask extending along a second direction and trenches extending along the second direction between the patterned hard mask and exposing the substrate, the first spacer, and a top surface of the gate structure, wherein the first direction is perpendicular to the second direction and a bottom surface of the trenches is even with a bottom surface of the gate structure; and forming raised epitaxial layers in the trenches.
2. The method of claim 1, wherein the substrate comprises: a first semiconductor layer; an insulating layer on the first semiconductor layer; and a second semiconductor layer on the insulating layer.
3. The method of claim 2, wherein a sidewall of the raised epitaxial layers and a top surface of the second semiconductor layer comprise a right angle.
4. The method of claim 2, further comprising forming a first spacer adjacent to the gate structure before forming the hard mask.
5. The method of claim 4, further comprising: removing the hard mask after forming the raised epitaxial layers; implanting dopants into the raised epitaxial layers to form a lightly doped drain; and forming a second spacer adjacent to the first spacer and on the raised epitaxial layers.
6. The method of claim 5, further comprising implanting dopants into the raised epitaxial layers and the second semiconductor layer to form the lightly doped drain.
7. The method of claim 1, further comprising forming a silicide layer on a top surface and sidewalls of the raised epitaxial layers.
8. The method of claim 1, further comprising forming a silicide layer on a top surface and sidewalls of the raised epitaxial layers and a top surface of the substrate.
9. The method of claim 1, wherein the bottom surfaces of the raised epitaxial layers and the gate structure are coplanar.
10. The method of claim 1, wherein the raised epitaxial layers are elongated along a second direction adjacent to two sides of the gate structure.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1)
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10)
(11)
(12)
(13)
DETAILED DESCRIPTION
(14) Referring to
(15) In this embodiment, the substrate 12 is preferably a silicon-on-insulator (SOI) substrate, in which the substrate 12 includes a first semiconductor layer 14, an insulating layer 16 on the first semiconductor layer 14, and a second semiconductor layer 18 on the insulating layer 16. Specifically, the first semiconductor layer 14 and second semiconductor layer 18 could be made of same material or different material, in which each of the first semiconductor layer 14 and second semiconductor layer 18 could be selected from the group consisting of silicon, germanium, and silicon germanium (SiGe). The insulating layer 16 disposed between the first semiconductor layer 14 and second semiconductor layer 18 is preferably made of silicon dioxide, but not limited thereto. It should be noted that even though the substrate 12 of this embodiment pertains to a SOI substrate, it would be also desirable to use other semiconductor substrates such as silicon substrate, epitaxial substrate, or silicon carbide substrate as the substrate 12, which is also within the scope of the present invention.
(16) Next, a gate structure 20 is formed on the substrate 12. In this embodiment, the formation of the gate structure 20 could be accomplished by sequentially forming a gate dielectric layer 22, a gate material layer 24, and a hard mask 26 on the substrate 12, performing a pattern transfer process by using a patterned resist (not shown) as mask to remove part of the hard mask 26, part of the gate material layer 24, and part of the gate dielectric layer 22 through single or multiple etching processes, and then stripping the patterned resist to form a gate structure 20 on the active region. The gate structure 20 preferably includes a patterned dielectric layer 22, a patterned gate material layer 24, and a patterned hard mask 26. In this embodiment, the gate dielectric layer 22 could include silicon dioxide, silicon nitride (SiN), or high-k dielectric material, the gate material layer 24 could include conductive material such as metal, polysilicon, or silicides, and the hard mask 26 could be selected from the group consisting of SiO.sub.2, SiN, silicon carbide (SiC), and silicon oxynitride (SiON).
(17) Next, at least a first spacer 28, such as an offset spacer is formed on the sidewalls of the gate structure 20. In this embodiment, the first spacer 20 is a single spacer, which could be selected from the group consisting of SiO.sub.2, SiN, SiON, and SiCN, but not limited thereto. Nevertheless, according to other embodiments of the present invention, the first spacer 28 could also be a composite spacer depending on the demand of the product. For instance, the first spacer 28 could further include a first sub-spacer (not shown) and a second sub-spacer (not shown), in which a cross-section of either one of the first sub-spacer or the second sub-spacer could be L-shaped or I-shaped, the first sub-spacer and the second sub-spacer could be made of same material or different material, and either one of the first sub-spacer or the second sub-spacer could be selected from the group consisting of SiO.sub.2, SiN, SiON, and SiCN. The following embodiment is illustrated with the first spacer 28 being a single spacer.
(18) Next, referring to
(19) Next, referring to
(20) Next, referring to
(21) Viewing from the bottom portion of
(22) Next, referring to
(23) Next, a second spacer 42 is formed adjacent to the first spacer 28 and on the raised epitaxial layers 36. In this embodiment, the second spacer 42 and the first spacer 28 could be made of same material or different material, in which the second spacer 42 is preferably a single spacer and could be selected from the group consisting of SiO.sub.2, SiN, SiON, and SiCN, but not limited thereto. Similar to the first spacer 28, the second spacer 42 could also be a composite spacer depending on the demand of the product. For instance, the second spacer 42 could further include a first sub-spacer (not shown) and a second sub-spacer (not shown), in which a cross-section of either one of the first sub-spacer or the second sub-spacer could be L-shaped or I-shaped, the first sub-spacer and the second sub-spacer could be made of same material or different material, and either one of the first sub-spacer or the second sub-spacer could be selected from the group consisting of SiO.sub.2, SiN, SiON, and SiCN. Next, another ion implantation process could be conducted selectively to form a source/drain region in the raised epitaxial layers 36 or raised epitaxial layers 36 and second semiconductor layer 18 adjacent to two sides of the second spacer 42.
(24) Next, referring to
(25) According to an embodiment of the present invention, it would also be desirable to conduct another epitaxial growth process after the source/drain region 50 is formed in
(26) Next, a contact etch stop layer (CESL) (not shown) made of silicon nitride could be formed on the substrate 12 to cover the gate structure 20, and an interlayer dielectric (ILD) layer 46 is formed on the CESL.
(27) Next, a contact plug formation could be conducted by removing part of the ILD layer 46 through etching process to form a plurality of contact holes (not shown) exposing part of the silicide layer 44 adjacent to two sides of the gate structure 20, and conductive material is deposited into the contact holes to form contact plugs 48 electrically connected to the raised epitaxial layers 36 and/or source/drain region 50. In this embodiment, the formation of the contact plugs 48 could be accomplished by sequentially depositing a barrier layer (not shown) and a metal layer (not shown) into the contact holes and then conducting a planarizing process such as chemical mechanical polishing (CMP) to remove part of the metal layer, part of the barrier layer, and even part of the ILD layer 46 for forming contact plugs 48 in the contact holes, in which the top surfaces of the contact plugs 48 and the ILD layer 46 are coplanar. In this embodiment, the barrier layer is preferably selected from the group consisting of Ti, Ta, TiN, TaN, and WN, and the metal layer is selected from the group consisting of Al, Ti, Ta, Co, Nb, Mo, and Cu. This completes the fabrication of a semiconductor device according to a preferred embodiment of the present invention.
(28) It should be noted that even though multiple contact plugs are formed adjacent to two sides of the gate structure 20 to electrically connect the raised epitaxial layers 36 in the aforementioned embodiment, it would also be desirable to form only a single contact plug or slot contact on each side of the gate structure 20 through a slot contact fabrication process according to an embodiment of the present invention. Specifically, since the slot contact plugs adjacent to two sides of the gate structure 20 would cross multiple raised epitaxial layers 36 at the same time, the bottom of the slot contact plugs would preferably contact the silicide layer 44 directly on top of the raised epitaxial layers 36 and the silicide layer 44 directly on top of the second semiconductor layer 18 at the same time so that the bottom of the slot contacts would reveal step-shaped profile as the aforementioned silicide layer 44.
(29) Moreover, in addition to using gate first process conducted for fabricating semiconductor device as disclosed in the aforementioned embodiment, it would also be desirable to apply the aforementioned process to a gate last process. For instance, if a high-k last process from gate last process were employed as shown in
(30) Next, a replacement metal gate (RMG) process is conducted to transform the gate structure 20 into metal gate. The RMG process could be accomplished by first performing a selective dry etching or wet etching process, such as using etchants including but not limited to for example ammonium hydroxide (NH.sub.4OH) or tetramethylammonium hydroxide (TMAH) to remove the gate material layer 24 from gate structure 20 for forming a recess (not shown) in the ILD layer 46. Next, a high-k dielectric layer 52, a work function metal layer 54, and a low resistance metal layer 56 are formed in the recess, and a planarizing process such as CMP is conducted to remove part of low resistance metal layer 56, part of work function metal layer 54, and part of high-k dielectric layer 52 to form a metal gate. In this embodiment, the gate structure 20 or metal gate fabricated through high-k last process of a gate last process preferably includes an interfacial layer or gate dielectric layer 22, a U-shaped high-k dielectric layer 52, a U-shaped work function metal layer 54, and a low resistance metal layer 56.
(31) In this embodiment, the high-k dielectric layer 52 is preferably selected from dielectric materials having dielectric constant (k value) larger than 4. For instance, the high-k dielectric layer 52 may be selected from hafnium oxide (HfO.sub.2), hafnium silicon oxide (HfSiO.sub.4), hafnium silicon oxynitride (HfSiON), aluminum oxide (Al.sub.2O.sub.3), lanthanum oxide (La.sub.2O.sub.3), tantalum oxide (Ta.sub.2O.sub.5), yttrium oxide (Y.sub.2O.sub.3), zirconium oxide (ZrO.sub.2), strontium titanate oxide (SrTiO.sub.3), zirconium silicon oxide (ZrSiO.sub.4), hafnium zirconium oxide (HfZrO.sub.4), strontium bismuth tantalate (SrBi.sub.2Ta.sub.2O.sub.9, SBT), lead zirconate titanate (PbZr.sub.xTi.sub.1-xO.sub.3, PZT), barium strontium titanate (Ba.sub.xSr.sub.1-xTiO.sub.3, BST) or a combination thereof.
(32) In this embodiment, the work function metal layer 54 is formed for tuning the work function of the metal gate in accordance with the conductivity of the device. For an NMOS transistor, the work function metal layer 54 having a work function ranging between 3.9 eV and 4.3 eV may include titanium aluminide (TiAl), zirconium aluminide (ZrAl), tungstenaluminide (WAl), tantalumaluminide (TaAl), hafnium aluminide (HfAl), or titanium aluminum carbide (TiAlC), but it is not limited thereto. For a PMOS transistor, the work function metal layer 54 having a work function ranging between 4.8 eV and 5.2 eV may include titanium nitride (TiN), tantalum nitride (TaN), tantalum carbide (TaC), but it is not limited thereto. An optional barrier layer (not shown) could be formed between the work function metal layer 54 and the low resistance metal layer 56, in which the material of the barrier layer may include titanium (Ti), titanium nitride (TiN), tantalum (Ta) or tantalum nitride (TaN). Furthermore, the material of the low-resistance metal layer 56 may include copper (Cu), aluminum (Al), titanium aluminum (TiAl), cobalt tungsten phosphide (CoWP) or any combination thereof.
(33) Next, part of the high-k dielectric layer 52, part of the work function metal layer 54, and part of the low resistance metal layer 56 are removed to form a recess (not shown), and a hard mask 58 is formed in the recess so that the top surfaces of the hard mask 58 and ILD layer 46 are coplanar. The hard mask 58 could be selected from the group consisting of silicon oxide, silicon nitride, silicon oxynitride, and silicon carbon nitride. Lastly, a contact formation could be conducted as disclosed in the aforementioned embodiment to form contact plugs 48 in the ILD layer 46 for electrically connecting the raised epitaxial layer 36 or source/drain region 50.
(34) Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.