SEMICONDUCTOR MEMORY DEVICE AND METHOD OF MANUFACTURING THE SAME
20230413549 ยท 2023-12-21
Assignee
Inventors
Cpc classification
H10B41/47
ELECTRICITY
H10B41/70
ELECTRICITY
H01L27/0207
ELECTRICITY
H10B43/20
ELECTRICITY
International classification
H10B43/20
ELECTRICITY
H01L27/02
ELECTRICITY
H01L27/12
ELECTRICITY
H10B41/47
ELECTRICITY
H10B41/70
ELECTRICITY
Abstract
A semiconductor memory device includes finger structures arranged in a first direction, a bit line disposed on one side in a stacking direction with respect to the finger structures, and an inter-finger insulating layer disposed between two finger structures. A first finger structure includes conductive layers, a semiconductor layer opposed to the conductive layers, a first insulating layer disposed between the bit line and the conductive layers, and a second insulating layer disposed between the first insulating layer and the conductive layers. A distance between the first insulating layer and the inter-finger insulating layer at a position corresponding to a surface on a side of the bit line of the first insulating layer is larger than a distance between the second insulating layer and the inter-finger insulating layer at a position corresponding to a surface on an opposite side of the bit line of the second insulating layer.
Claims
1. A semiconductor memory device comprising: a plurality of finger structures arranged in a first direction; a bit line extending in the first direction and disposed on one side in a stacking direction intersecting with the first direction with respect to the plurality of finger structures; and an inter-finger insulating layer disposed between a first finger structure and a second finger structure adjacent in the first direction of the plurality of finger structures, the first finger structure including: a plurality of conductive layers arranged in the stacking direction; a semiconductor layer extending in the stacking direction and opposed to the plurality of conductive layers, the semiconductor layer being electrically connected to the bit line; an electric charge accumulating film disposed between the plurality of conductive layers and the semiconductor layer; a first insulating layer disposed between the bit line and the plurality of conductive layers, the first insulating layer containing nitrogen (N) and silicon (Si); and a second insulating layer disposed between the first insulating layer and the plurality of conductive layers, wherein the inter-finger insulating layer extends in the stacking direction from a position closer to the bit line than the plurality of conductive layers to a position farther from the bit line than the plurality of conductive layers along a surface on a side of the second finger structure in the first direction of the plurality of conductive layers, the first insulating layer and the second insulating layer are made of mutually different materials, and when a distance in the first direction between the first insulating layer and the inter-finger insulating layer at a first position corresponding to a surface on a side of the bit line in the stacking direction of the first insulating layer is a first distance, and when a distance in the first direction between the second insulating layer and the inter-finger insulating layer at a second position corresponding to a surface on an opposite side of the bit line in the stacking direction of the second insulating layer is a second distance, the first distance is larger than the second distance.
2. The semiconductor memory device according to claim 1, further comprising a high-dielectric-constant insulating layer disposed between the inter-finger insulating layer and the second insulating layer.
3. The semiconductor memory device according to claim 1, further comprising at least one of a conductive member and a semiconductor member disposed between the inter-finger insulating layer and the second finger structure, wherein the at least one of the conductive member and the semiconductor member has an end portion on a side of the bit line in the stacking direction which has a position in the stacking direction approximately coinciding with the first position.
4. The semiconductor memory device according to claim 1, wherein the inter-finger insulating layer has an end portion on a side of the bit line in the stacking direction which has a position in the stacking direction approximately coinciding with the first position.
5. The semiconductor memory device according to claim 1, wherein the inter-finger insulating layer has a surface on a side of the first finger structure in the first direction which includes: a first part continuing in the stacking direction from the second position to a third position between the first position and the second position along a surface on a side of the second finger structure in the first direction of the second insulating layer; and a second part continuing in the stacking direction from the third position to the first position, and in the first direction, the second part has an end portion on an opposite side of the bit line in the stacking direction which is disposed on a side of the second finger structure in the first direction with respect to an end portion on a side of the bit line in the stacking direction of the first part.
6. The semiconductor memory device according to claim 5, further comprising a third insulating layer disposed on surfaces on a side of the second finger structure in the first direction of the second insulating layer and the first insulating layer, wherein the third insulating layer extends in the stacking direction from the third position or a position on a side of the bit line in the stacking direction with respect to the third position to the first position.
7. The semiconductor memory device according to claim 6, wherein the third insulating layer has an end portion on a side of the bit line in the stacking direction which has a position in the stacking direction approximately coinciding with the first position.
8. The semiconductor memory device according to claim 5, wherein when a minimum value of a distance in the first direction between the first insulating layer and the inter-finger insulating layer from the first position to a fourth position corresponding to a surface on an opposite side of the bit line in the stacking direction of the first insulating layer is a first minimum distance, and when a maximum value of a distance in the first direction between the second insulating layer and the inter-finger insulating layer from the second position to the third position is a first maximum distance, the first minimum distance is larger than the first maximum distance.
9. The semiconductor memory device according to claim 1, wherein the inter-finger insulating layer has a surface on a side of the first finger structure in the first direction which continues in the stacking direction from the second position to the first position.
10. The semiconductor memory device according to claim 9, further comprising a fourth insulating layer disposed on a surface on a side of the second finger structure in the first direction of the first insulating layer, wherein the fourth insulating layer has an end portion on an opposite side of the bit line in the stacking direction which is in contact with the second insulating layer.
11. The semiconductor memory device according to claim 10, wherein the fourth insulating layer has an end portion on a side of the bit line in the stacking direction which has a position in the stacking direction approximately coinciding with the first position.
12. The semiconductor memory device according to claim 10, wherein when a minimum value of a distance in the first direction between the first insulating layer and the inter-finger insulating layer from the first position to a fourth position corresponding to a surface on an opposite side of the bit line in the stacking direction of the first insulating layer is a second minimum distance, and when a maximum value of a distance in the first direction between the second insulating layer and the inter-finger insulating layer from the second position to a fifth position corresponding to a surface on an opposite side of the bit line in the stacking direction of the fourth insulating layer is a second maximum distance, the second minimum distance is larger than the second maximum distance.
13. The semiconductor memory device according to claim 1, further comprising a via-contact electrode connected to an end portion on a side of the bit line in the stacking direction of the semiconductor layer, wherein the via-contact electrode has an end portion on a side of the bit line in the stacking direction which has a position in the stacking direction closer to the bit line than the first position.
14. The semiconductor memory device according to claim 1, further comprising a via-contact electrode connected to an end portion on a side of the bit line in the stacking direction of the semiconductor layer, wherein the via-contact electrode has an end portion on a side of the bit line in the stacking direction which has a position in the stacking direction approximately coinciding with the first position.
15. A semiconductor memory device comprising: a plurality of first conductive layers arranged in a stacking direction; a bit line disposed on one side in the stacking direction with respect to the plurality of first conductive layers and extending in a first direction intersecting with the stacking direction; a plurality of second conductive layers disposed at a position between the plurality of first conductive layers and the bit line, the position overlapping with the plurality of first conductive layers viewing from the stacking direction, the plurality of second conductive layers being arranged in the first direction; a semiconductor layer extending in the stacking direction and opposed to the plurality of first conductive layers and one of the plurality of second conductive layers, the semiconductor layer being electrically connected to the bit line; an electric charge accumulating film disposed between the plurality of first conductive layers and the semiconductor layer; and a plurality of first insulating layers disposed between the semiconductor layer and the bit line in the stacking direction and arranged in the first direction corresponding to the plurality of second conductive layers, the plurality of first insulating layers containing nitrogen (N) and silicon (Si).
16. The semiconductor memory device according to claim 15, further comprising an inter-conductive layer insulating layer extending in the stacking direction and disposed between two second conductive layers adjacent in the first direction of the plurality of second conductive layers, wherein one of the plurality of first insulating layers has a surface on a side of the bit line in the stacking direction which has a position in the stacking direction approximately coinciding with a position in the stacking direction of an end portion on a side of the bit line in the stacking direction of the inter-conductive layer insulating layer.
17. The semiconductor memory device according to claim 15, further comprising: a plurality of second insulating layers disposed between the plurality of first insulating layers and the plurality of second conductive layers and arranged in the first direction corresponding to the plurality of second conductive layers; and an inter-stacked structure insulating layer extending in the stacking direction from a position closer to the bit line than the plurality of second conductive layers to a position farther from the bit line than the plurality of first conductive layers along side surfaces in the first direction of the plurality of first conductive layers, one of the plurality of second conductive layers, one of the plurality of first insulating layers, and one of the plurality of second insulating layers, wherein the plurality of first insulating layers and the plurality of second insulating layers are made of mutually different materials, and when a distance in the first direction between the one of the plurality of first insulating layers and the inter-stacked structure insulating layer at a first position corresponding to surfaces on a side of the bit line in the stacking direction of the plurality of first insulating layers is a first distance, and when a distance in the first direction between the one of the plurality of second insulating layers and the inter-stacked structure insulating layer at a second position corresponding to surfaces on an opposite side of the bit line in the stacking direction of the plurality of second insulating layers is a second distance, the first distance is larger than the second distance.
18. A method of manufacturing a semiconductor memory device, comprising: forming a plurality of sacrifice layers containing nitrogen (N) and silicon (Si) and arranged in a stacking direction; forming a memory hole passing through the plurality of sacrifice layers and extending in the stacking direction; forming an electric charge accumulating film and a semiconductor layer inside the memory hole; forming a stopper insulating layer containing nitrogen (N) and silicon (Si) and covering the plurality of sacrifice layers, the electric charge accumulating film, and the semiconductor layer; forming a first protective layer covering the stopper insulating layer; forming a first trench extending in the stacking direction and separating the first protective layer, the stopper insulating layer, and the plurality of sacrifice layers in a first direction intersecting with the stacking direction to expose a part of the first protective layer, a part of the stopper insulating layer, and parts of the plurality of sacrifice layers to an inside of the first trench; forming a second protective layer inside the first trench; removing a portion covering the stopper insulating layer of the second protective layer with a portion covering the plurality of sacrifice layers of the second protective layer remaining to expose a part of the stopper insulating layer to the inside of the first trench; forming a third protective layer on the exposed part to the first trench of the stopper insulating layer to form a structure in which the stopper insulating layer is not exposed in the first trench; removing the portion covering the plurality of sacrifice layers of the second protective layer to expose the plurality of sacrifice layers to the inside of the first trench; removing the plurality of sacrifice layers through the first trench to form a plurality of cavities arranged in the stacking direction; and forming a plurality of conductive layers arranged in the stacking direction in the plurality of cavities.
19. The method of manufacturing the semiconductor memory device according to claim 18, wherein the third protective layer is deposited on the exposed part to the first trench of the stopper insulating layer with the plurality of sacrifice layers being covered with the second protective layer.
20. The method of manufacturing the semiconductor memory device according to claim 18, wherein an oxidation process is performed in the exposed part to the first trench of the stopper insulating layer with the plurality of sacrifice layers being covered with the second protective layer.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0004]
[0005]
[0006]
[0007]
[0008]
[0009]
[0010]
[0011]
[0012]
[0013]
[0014]
[0015]
[0016]
[0017]
[0018]
[0019]
[0020]
[0021]
[0022]
[0023]
[0024]
[0025]
[0026]
[0027]
[0028]
[0029]
[0030]
[0031]
[0032]
[0033]
[0034]
[0035]
[0036]
[0037]
[0038]
[0039]
[0040]
[0041]
[0042]
[0043]
[0044]
[0045]
[0046]
[0047]
[0048]
[0049]
[0050]
DETAILED DESCRIPTION
[0051] A semiconductor memory device according to one embodiment comprises: a plurality of finger structures arranged in a first direction; a bit line extending in the first direction and disposed on one side in a stacking direction intersecting with the first direction with respect to the plurality of finger structures; and an inter-finger insulating layer disposed between a first finger structure and a second finger structure adjacent in the first direction of the plurality of finger structures.
[0052] The first finger structure includes: a plurality of conductive layers arranged in the stacking direction; a semiconductor layer extending in the stacking direction and opposed to the plurality of conductive layers, the semiconductor layer being electrically connected to the bit line; and an electric charge accumulating film disposed between the plurality of conductive layers and the semiconductor layer. The first finger structure includes: a first insulating layer disposed between the bit line and the plurality of conductive layers, the first insulating layer containing nitrogen (N) and silicon (Si); and a second insulating layer disposed between the first insulating layer and the plurality of conductive layers. The inter-finger insulating layer extends in the stacking direction from a position closer to the bit line than the plurality of conductive layers to a position farther from the bit line than the plurality of conductive layers along a surface on a side of the second finger structure in the first direction of the plurality of conductive layers. The first insulating layer and the second insulating layer are made of mutually different materials. When a distance in the first direction between the first insulating layer and the inter-finger insulating layer at a first position corresponding to a surface on a side of the bit line in the stacking direction of the first insulating layer is a first distance, and when a distance in the first direction between the second insulating layer and the inter-finger insulating layer at a second position corresponding to a surface on an opposite side of the bit line in the stacking direction of the second insulating layer is a second distance, the first distance is larger than the second distance.
[0053] Next, the semiconductor memory devices according to embodiments are described in detail with reference to the drawings. The following embodiments are only examples, and not described for the purpose of limiting the present invention. The following drawings are schematic, and for convenience of description, a part of a configuration and the like is sometimes omitted. Parts common in a plurality of embodiments are attached by the same reference numerals and their descriptions may be omitted.
[0054] In this specification, when referring to a semiconductor memory device, it may mean a memory die and may mean a memory system including a controller die, such as a memory chip, a memory card, and a Solid State Drive (SSD). Further, it may mean a configuration including a host computer, such as a smartphone, a tablet terminal, and a personal computer.
[0055] In this specification, when it is referred that a first configuration is electrically connected to a second configuration, the first configuration may be directly connected to the second configuration, and the first configuration may be connected to the second configuration via a wiring, a semiconductor member, a transistor, or the like. For example, when three transistors are connected in series, even when the second transistor is in OFF state, the first transistor is electrically connected to the third transistor.
[0056] In this specification, a predetermined direction parallel to a surface of a substrate is referred to as an X-direction, a direction parallel to the surface of the substrate and perpendicular to the X-direction is referred to as a Y-direction, and a direction perpendicular to the surface of the substrate is referred to as a Z-direction.
[0057] In this specification, a direction that intersects with the surface of the substrate may be referred to as a stacking direction. A direction along a predetermined plane intersecting with the stacking direction may be referred to as a first direction, a direction along this predetermined plane and intersecting with the first direction may be referred to as a second direction. The stacking direction may correspond to the Z-direction and need not correspond to the Z-direction. The first direction and second direction may each correspond to any of the X-direction and the Y-direction or need not correspond to these directions.
[0058] Expressions such as above and below in this specification are based on the substrate. For example, a direction away from the substrate along the Z-direction is referred to as above and a direction approaching the substrate along the Z-direction is referred to as below. A lower surface and a lower end of a certain configuration mean a surface and an end portion at the substrate side of this configuration. An upper surface and an upper end of a certain configuration mean a surface and an end portion at a side opposite to the substrate of this configuration. A surface intersecting with the X-direction or the Y-direction is referred to as a side surface and the like.
First Embodiment
[0059] [Configuration]
[0060]
[0061] As illustrated in
[0062] Note that, in the illustrated example, the hook-up region R.sub.HU is disposed in the center in the X-direction of the memory cell array region R.sub.MCA. However, such a configuration is merely an example, and the specific configuration is adjustable as necessary. For example, the hook-up region R.sub.HU may be disposed at both end portions or one end portion in the X-direction of the memory cell array region R.sub.MCA.
[0063] The memory cell array region R MCA includes a plurality of finger structures FS arranged in the Y-direction. The finger structure FS includes, for example, as illustrated in
[0064] In this embodiment, one finger structure FS functions as one block of a NAND flash memory. However, the plurality of finger structures FS may function as one block. The finger structure FS may include only one string unit SU.
[0065] [Structure of Memory Hole Region R.sub.MH]
[0066] The finger structure FS includes, for example, as illustrated in
[0067] The conductive layer 110 has an approximately plate shape extending in the X-direction. The conductive layer 110 may include, for example, a stacked film of a barrier conductive film, such as titanium nitride (TiN), and a metal film, such as tungsten (W). The conductive layer 110 may contain, for example, polycrystalline silicon that contains impurities, such as phosphorus (P) or boron (B). Between the plurality of conductive layers 110 arranged in the Z-direction, insulating layers 101 of silicon oxide (SiO.sub.2) or the like are disposed. On an upper surface of the conductive layer 110 as the uppermost layer, an insulating layer 102 of silicon oxide (SiO.sub.2) or the like, an insulating layer 103 of silicon nitride (SiN) or the like, and an insulating layer 104 of silicon oxide (SiO.sub.2) or the like are disposed in the order. At both the end portions in the Y-direction of the finger structure FS, insulating layers 106 of silicon oxide (SiO.sub.2) or the like are disposed on Y-direction side surfaces of the insulating layers 102 and 103 which are made of mutually different materials. The insulating layer 106 has a lower end in the Z-direction positioned above a lower surface of the insulating layer 102 and below an upper surface of the insulating layer 102. The insulating layer 106 has an upper end in the Z-direction positioned approximately coinciding with a Z-direction position of an upper surface of the insulating layer 103. However, a Z-direction position of an upper end of the insulating layer 106 may be lower than the Z-direction position of the upper surface of the insulating layer 103. Note that the insulating layer 103 may be another layer containing nitrogen (N) and silicon (Si), such as silicon oxynitride (SiON).
[0068] The plurality of conductive layers 110 function as word lines WL and gate electrodes of a plurality of memory cells (memory transistors) connected to the word lines WL of the NAND flash memory. In the following description, such conductive layers 110 are referred to as conductive layers 110 (WL) in some cases. These plurality of conductive layers 110 (WL) are each electrically independent in every finger structure FS. When two finger structures FS adjacent in the Y-direction are focused on, the plurality of conductive layers 110 (WL) arranged in the Z-direction and the plurality of insulating layers 101 disposed on upper surfaces and lower surfaces of the plurality of conductive layers 110 (WL) in these two finger structures FS are separated in the Y-direction via the inter-finger structure ST.
[0069] One or a plurality of conductive layers 110 positioned below the plurality of conductive layers 110 (WL) function as a source-side select gate line SGS and gate electrodes of the plurality of select transistors connected to the source-side select gate line SGS of the NAND flash memory. In the following description, such conductive layers 110 are referred to as conductive layers 110 (SGS) in some cases. When two finger structures FS adjacent in the Y-direction is focused on, one or a plurality of conductive layers 110 (SGS) and a plurality of insulating layers 101 disposed on upper surfaces and lower surfaces of the one or plurality of the conductive layers 110 (SGS) in these two finger structures FS are separated in the Y-direction via the inter-finger structure ST.
[0070] One or a plurality of conductive layers 110 positioned above the plurality of conductive layers 110 (WL) each function as a drain-side select gate line SGD and gate electrodes of the plurality of select transistors connected to the drain-side select gate line SGD of the NAND flash memory. In the following description, such conductive layers 110 are referred to as conductive layers 110 (SGD) in some cases.
[0071] As illustrated in
[0072] The plurality of conductive layers 110 (SGD) are each electrically independent in every string unit SU. When two string units SU adjacent in the Y-direction are focused on in each finger structure FS, one or a plurality of conductive layers 110 (SGD), a plurality of insulating layers 101 disposed on upper surfaces and lower surfaces of the one or plurality of the conductive layers 110 (SGD), and insulating layers 102 and 103 in these two string units SU are separated in the Y-direction via the inter-string unit insulating layer SHE. When focusing on two string units SU adjacent in the Y-direction in two finger structures FS adjacent in the Y-direction, one of which includes a string unit SU positioned closest to the other finger structure FS among the plurality of string units SU, and the other of which includes a string unit SU positioned closest to the one finger structure FS among the plurality of string units SU, one or a plurality of conductive layers 110 (SGD), a plurality of insulating layers 101 disposed on upper surfaces and lower surfaces of the one or plurality of the conductive layers 110 (SGD), and insulating layers 102 and 103 in these two string units SU are separated in the Y-direction via the inter-finger structure ST.
[0073] As illustrated in
[0074] The wiring layer 112 (
[0075] The semiconductor layers 120 are arranged in a predetermined pattern in the X-direction and the Y-direction as illustrated in
[0076] The semiconductor layer 120 contains, for example, polycrystalline silicon (Si). The region opposed to the conductive layers 110 (WL) of the semiconductor layer 120 may be non-doped. The region opposed to the conductive layers 110 (SGD) of the semiconductor layer 120 may be non-doped or may contain P-type impurities, such as boron (B). At least a part of the region opposed to the conductive layers 110 (SGS) of the semiconductor layer 120 may be non-doped. A part of the region opposed to the conductive layers 110 (SGS) of the semiconductor layer 120 may contain N-type impurities, such as phosphorus (P).
[0077] The semiconductor layer 120 has an upper end portion provided with an impurity region 121 containing N-type impurities, such as phosphorus (P). This impurity region 121 is connected to bit line BL via via-contact electrodes Ch and Vy. Note that, as illustrated in
[0078] As illustrated in
[0079] The gate insulating film 130 has an approximately cylindrical shape covering the outer peripheral surface of the semiconductor layer 120. The gate insulating film 130 includes a tunnel insulating film 131, an electric charge accumulating film 132, and a block insulating film 133 stacked between the semiconductor layer 120 and the conductive layers 110, for example, as illustrated in
[0080] Note that,
[0081] The inter-string unit insulating layer SHE extends in the X-direction and the Z-direction, for example, as illustrated in
[0082] The inter-finger structure ST includes, for example, as illustrated in
[0083] Here, the inter-finger electrode 141 and the inter-finger insulating layers 142 extend in the Z-direction along the Y-direction side surfaces of the plurality of conductive layers 110 and insulating layers 101 alternately arranged in the Z-direction. The inter-finger insulating layer 142 is disposed on Y-direction side surfaces of the plurality of conductive layers 110 and the high-dielectric-constant insulating layer 111 alternately arranged in the Z-direction, as illustrated in
[0084] For example, in the illustrated example, the inter-finger insulating layer 142 has a Y-direction side surface, on the opposite side of the inter-finger electrode 141, having a surface S1 opposed to the insulating layer 102 via the high-dielectric-constant insulating layer 111 and a surface S2 opposed to the insulating layer 106 via the high-dielectric-constant insulating layer 111.
[0085] The surface S1 continues in the Z-direction from a height position corresponding to the lower surface of the insulating layer 102 to a height position corresponding to the proximity of the lower end of the insulating layer 106 (a height position of a lower surface of the high-dielectric-constant insulating layer 111 in a portion covering a lower surface of the insulating layer 106). The surface S2 continues in the Z-direction from a height position corresponding to an upper end of the surface S1 to a height position corresponding to the upper end of the insulating layer 106. A Y-direction position of a lower end of the surface S2 is disposed on a side of the inter-finger electrode 141 with respect to a Y-direction position of the upper end of the surface S1.
[0086] In the illustrated example, a distance D 102 in the Y-direction between the insulating layer 102 and the inter-finger insulating layer 142 is approximately the same as a length (a layer thickness) in the Y-direction of the high-dielectric-constant insulating layer 111 from the height position corresponding to the lower surface of the insulating layer 102 to the height position corresponding to the upper end of the surface S1. The distance in the Y-direction between the insulating layer 102 and the inter-finger insulating layer 142 and a distance D 103 in the Y-direction between the insulating layer 103 and the inter-finger insulating layer 142 are approximately the same as a total length (a total layer thickness) in the Y-direction of the high-dielectric-constant insulating layer 111 and the insulating layer 106 from the height position corresponding to the upper end of the surface S1 to the height position corresponding to the upper end of the insulating layer 106. Accordingly, the distance D.sub.103 is larger than the distance D.sub.102. Even though variations are present in the distances D.sub.102 and D.sub.103, a minimum value of the distance D.sub.103 is larger than the maximum value of the distance D.sub.102.
[0087] A Y-direction width of the inter-finger electrode 141 in a portion disposed at a height position corresponding to the insulating layer 106 is decreased by lengths (layer thicknesses) in the Y-direction of the insulating layers 106 disposed on one side and the other side in the Y-direction with respect to the inter-finger electrode 141. For example,
[0088] The via-contact electrodes Ch are arranged in a predetermined pattern in the X-direction and the Y-direction corresponding to the semiconductor layers 120, for example, as illustrated in
[0089] The bit lines BL extend in the Y-direction and are arranged in the X-direction, as illustrated in
[0090] [Structure of Hook-Up Region R.sub.HU]
[0091] As illustrated in
[0092] As illustrated in
[0093] [Manufacturing Method]
[0094] Next, a method of manufacturing the semiconductor memory device according to the embodiment is described with reference to
[0095] In manufacturing the semiconductor memory device according to the embodiment, for example, as illustrated in
[0096] Next, for example, as illustrated in
[0097] Next, for example, as illustrated in
[0098] Next, for example, as illustrated in
[0099] Next, for example, as illustrated in
[0100] Next, for example, as illustrated in
[0101] Next, for example, as illustrated in
[0102] Next, for example, as illustrated in
[0103] Next, for example, as illustrated in
[0104] Next, for example, as illustrated in
[0105] Next, for example, as illustrated in
[0106] Next, for example, as illustrated in
[0107] Next, for example, as illustrated in
[0108] Next, for example, as illustrated in
[0109] Next, for example, as illustrated in
[0110] Next, for example, as illustrated in
[0111] Next, for example, as illustrated in
[0112] Next, for example, as illustrated in
[0113] Next, for example, as illustrated in
[0114] Next, for example, as illustrated in
[0115] Next, for example, as illustrated in
[0116] Next, for example, as illustrated in
[0117] Next, for example, as illustrated in
[0118] Next, for example, as illustrated in
[0119] Next, for example, as illustrated in
[0120] Next, for example, as illustrated in
[0121] Next, for example, as illustrated in
[0122] Next, for example, as illustrated in
[0123] Next, for example, as illustrated in
[0124] Next, for example, as illustrated in
[0125] Thereafter, the bit lines BL, the via-contact electrodes Vy, and the like described with reference to
Comparative Example
[0126]
[0127] In manufacturing the semiconductor memory device according to the comparative example, the insulating layer 103A is not formed in the process described with reference to
[0128]
[0129] In manufacturing the semiconductor memory device according to the comparative example, a step may be generated on the upper surface of the insulating layer 102 between the memory hole region R.sub.MH and the hook-up region R.sub.HU in the process described with reference to
[0130] In order to reduce the occurrence of such a phenomenon, it is conceivable to excessively remove the conductive member 141A by means of, for example, performing the CMP for a longer period, in the process corresponding to
Effect of First Embodiment
[0131] In manufacturing the semiconductor memory device according to the first embodiment, the insulating layer 103A of silicon nitride (SiN) or the like is formed on the upper surface of the insulating layer 102 in the process described with reference to
[0132] With such a method, the insulating layer 102 is not removed even when the CMP is performed for a relatively long period. Accordingly, it is possible to preferably suppress the exposure of the structures (the semiconductor layers 120, the gate insulating films 130, and the insulating layers 125) inside the memory holes MH in the process described with reference to
[0133] Note that, since the semiconductor memory device according to the first embodiment is manufactured by such a method, as described with reference to
[0134] In manufacturing the semiconductor memory device according to the first embodiment, since the insulating layer 103A is formed in the process described with reference to
[0135] In the semiconductor memory device according to the first embodiment, the insulating layer 103A contains silicon nitride (SiN) or the like similarly to the sacrifice layer 110A. Accordingly, in the case where the insulating layer 103A is exposed in the trench STA in the process described with reference to, for example,
[0136] Therefore, in manufacturing the semiconductor memory device according to the first embodiment, the insulating layer 106A that protects the insulating layer 103A is formed in the process described with reference to
[0137] Note that, since the semiconductor memory device according to the first embodiment is manufactured by such a method, the insulating layer 106 is formed on the Y-direction side surfaces of the insulating layers 102 and 103 as described with reference to
[0138] In manufacturing the semiconductor memory device according to the first embodiment, the insulating layer 103A is not removed. That is, the insulating layer 103A is separated in the Y-direction together with one or the plurality of conductive layers 110 (SGD) in the process described with reference to
[0139] For example, in manufacturing the semiconductor memory device according to the first embodiment, the CMP with the insulating layer 103 as the stopper is performed in the process described with reference to
[0140] Note that, since the semiconductor memory device according to the first embodiment is manufactured by such a method, the Z-direction position of the upper end of the inter-string unit insulating layer SHE approximately coincides with the Z-direction position of the upper surface of the insulating layer 103 as described with reference to
Second Embodiment
[0141] The first embodiment illustrates the example in which the insulating layer 103 is used as the stopper for the CMP in the process described with reference to
[0142] An example in which the insulating layer 103A or the insulating layer 103 is used as the stopper for the CMP in a process other than the process described with reference to
[0143]
[0144] The semiconductor memory device according to the second embodiment is basically configured similarly to the semiconductor memory device according to the first embodiment. However, the semiconductor memory device according to the second embodiment includes via-contact electrodes Ch 2 and insulating layers 205 instead of the via-contact electrodes Ch and the insulating layers 105 described with reference to
[0145] The via-contact electrode Ch 2 is basically configured similarly to the via-contact electrode Ch. The insulating layer 205 is basically configured similarly to the insulating layer 105. However, Z-direction positions of upper ends of the via-contact electrode Ch 2 and the insulating layer 205 approximately coincide with the Z-direction position of the upper surface of the insulating layer 103. The Z-direction positions of the upper ends of the via-contact electrode Ch 2 and the insulating layer 205 may be lower than the Z-direction position of the upper surface of the insulating layer 103.
[0146]
[0147] The semiconductor memory device according to the second embodiment is basically manufactured similarly to the semiconductor memory device according to the first embodiment. However, in manufacturing the semiconductor memory device according to the first embodiment, the insulating layer 104 is used as the stopper for the CMP in the process described with reference to
[0148] With such a method, a variation of height positions of upper surfaces of the structure as illustrated in
[0149] With such a method, in manufacturing the contact hole corresponding to the via-contact electrode Vy, both the via-contact electrode Ch 2 and the insulating layer 103 can be used as etching stoppers. Accordingly, it is possible to, while preferably exposing an upper surface of the via-contact electrode Ch 2 on a bottom surface of such a contact hole, preferably suppress the exposure of other wirings and the like to an inside of the contact hole. This ensures preferably forming the via-contact electrode Vy.
[0150] Note that, since the semiconductor memory device according to the second embodiment is manufactured by such a method, as described with reference to
Third Embodiment
[0151] As described above, in manufacturing the semiconductor memory device according to the first embodiment, the insulating layer 106A that protects the insulating layer 103A is formed in the process described with reference to
[0152] For example, in the manufacturing method according to the first embodiment, the insulating layer 106A is formed by film formation, such as CVD, in the process described with reference to
[0153] Such an example is described below.
[0154]
[0155] The semiconductor memory device according to the third embodiment is basically configured similarly to the semiconductor memory device according to the first embodiment. However, the semiconductor memory device according to the third embodiment includes an insulating layer 303 instead of the insulating layer 103 described with reference to
[0156] The insulating layer 303 is basically configured similarly to the insulating layer 103. However, the insulating layer 103 entirely covers the upper surface of the insulating layer 102. On the other hand, the insulating layer 303 does not cover the upper surface of the insulating layer 102 in a region at the proximity of the inter-finger structure ST.sub.3.
[0157] The insulating layer 306 is formed by oxidizing a part of the insulating layer 103A containing silicon nitride (SiN) as described later with reference to
[0158] The insulating layer 306 covers a portion of the upper surface of the insulating layer 102 not covered by the insulating layer 303. The insulating layer 306 has one end in the Y-direction connected to the insulating layer 303, and the other end in the Y-direction opposed to Y-direction side surface of an inter-finger insulating layer 342 via the high-dielectric-constant insulating layer 111.
[0159] The inter-finger structure ST.sub.3 includes an inter-finger electrode 341 and the inter-finger insulating layer 342.
[0160] The inter-finger electrode 341 and the inter-finger insulating layer 342 are basically configured similarly to the inter-finger electrode 141 and the inter-finger insulating layer 142. However, as described with reference to
[0161] For example, in the example in
[0162] In the illustrated example, the distance D.sub.102 in the Y-direction between the insulating layer 102 and the inter-finger insulating layer 342 is approximately the same as the Y-direction length (the layer thickness) of the high-dielectric-constant insulating layer 111 from the height position corresponding to the lower surface of the insulating layer 102 to the height position corresponding to the upper surface of the insulating layer 102. A distance D.sub.303 in the Y-direction between the insulating layer 303 and the inter-finger insulating layer 342 is approximately the same as a Y-direction total length (a total layer thickness) of the high-dielectric-constant insulating layer 111 and the insulating layer 306 from a height position corresponding to a lower surface of the insulating layer 303 to a height position corresponding to the upper surface of the insulating layer 303. Accordingly, the distance D.sub.303 is larger than the distance D.sub.102. Even though variations are present in the distances D.sub.102 and D.sub.303, a minimum value of the distance D.sub.303 is larger than the maximum value of the distance D.sub.102. The difference between the distances D.sub.303 and D.sub.102, which are the distances between the insulating layers 303 and 102 and the inter-finger insulating layers 342, is approximately equal to one another on both the Y-direction side surfaces of the inter-finger structure ST.sub.3.
[0163] Note that, Z-direction positions of upper ends of the inter-finger electrode 341, the inter-finger insulating layer 342, and the insulating layer 306 approximately coincide with Z-direction position of the upper surface of the insulating layer 303. However, the Z-direction positions of the upper ends of the inter-finger electrode 341, the inter-finger insulating layer 342, and the insulating layer 306 may be lower than the Z-direction position of the upper surface of the insulating layer 303.
[0164]
[0165] The semiconductor memory device according to the third embodiment is basically manufactured similarly to the semiconductor memory device according to the first embodiment.
[0166] However, in manufacturing the semiconductor memory device according to the first embodiment, the resist STB is formed in the process described with reference to
[0167] In manufacturing the semiconductor memory device according to the first embodiment, the insulating layer 106A is formed by film formation in the process described with reference to
[0168] The semiconductor memory device according to the third embodiment can also provide an effect similar to that of the semiconductor memory device according to the first embodiment.
[0169] Note that, in the example in
OTHER EMBODIMENTS
[0170] In the example in
[0171] Similarly, in the example in
[0172] In the first embodiment to the third embodiment, the configuration of the inter-finger structure ST is adjustable as necessary. For example, the inter-finger structure ST need not contain at least one of the conductive member and the semiconductor member.
Others
[0173] While certain embodiments have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the inventions. Indeed, the novel methods and systems described herein may be embodied in a variety of other forms: furthermore, various omissions, substitutions and changes in the form of the methods and systems described herein may be made without departing from the spirit of the inventions. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the inventions.