Method for fabricating transistor with thinned channel
10937907 ยท 2021-03-02
Assignee
Inventors
- Justin K. Brask (Portland, OR)
- Robert S. Chau (Beaverton, OR)
- Suman Datta (Beaverton, OR, US)
- Mark L. Doczy (Beaverton, OR, US)
- Brian S. Doyle (Portland, OR, US)
- Jack T. Kavalieros (Portland, OR, US)
- Amlan Majumdar (Portland, OR, US)
- Matthew V. Metz (Hillsboro, OR, US)
- Marko Radosavljevic (Beaverton, OR)
Cpc classification
H01L29/4966
ELECTRICITY
H01L29/161
ELECTRICITY
H01L29/1033
ELECTRICITY
Y10S438/926
GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
H01L29/66545
ELECTRICITY
H01L29/66628
ELECTRICITY
H01L29/165
ELECTRICITY
H01L29/66818
ELECTRICITY
H01L29/7834
ELECTRICITY
H01L29/7838
ELECTRICITY
H01L29/267
ELECTRICITY
H01L29/4236
ELECTRICITY
H01L29/785
ELECTRICITY
H01L29/24
ELECTRICITY
H01L29/66636
ELECTRICITY
H01L29/7848
ELECTRICITY
International classification
H01L29/00
ELECTRICITY
H01L29/423
ELECTRICITY
H01L29/267
ELECTRICITY
H01L29/49
ELECTRICITY
H01L29/66
ELECTRICITY
H01L29/06
ELECTRICITY
H01L29/08
ELECTRICITY
H01L29/10
ELECTRICITY
H01L29/161
ELECTRICITY
H01L29/165
ELECTRICITY
Abstract
A method of fabricating a MOS transistor having a thinned channel region is described. The channel region is etched following removal of a dummy gate. The source and drain regions have relatively low resistance with the process.
Claims
1. An apparatus comprising: a first portion of a semiconductor body, wherein the first portion is under a gate electrode, and wherein the first portion has a first width, wherein the gate electrode is a tri-gate structure; and a second portion of the semiconductor body outside the gate electrode, wherein the second portion has a second width, wherein the second width is greater than the first width, and wherein the semiconductor body is a fin on a substrate; and a gate dielectric between the gate electrode and the semiconductor body, wherein the gate dielectric is a dual layer gate dielectric having a first structure and a second structure, and wherein the gate electrode has a work function in a range of 3.9 eV to 4.6 eV, and wherein the gate electrode is of an n-type device.
2. The apparatus of claim 1, wherein the second portion is closer to drain or source regions.
3. The apparatus of claim 2, wherein the source and drain regions comprise As or Ph.
4. The apparatus of claim 1, wherein the gate electrode includes a work function metal comprising: W, Ta, Ti, and N.
5. The apparatus of claim 1, wherein the substrate comprises Si.
6. The apparatus of claim 5, wherein the substrate comprises a delta-doped substrate.
7. The apparatus of claim 1, wherein the gate electrode is between a first spacer and a second spacer, and wherein the first and second spacers comprise N.
8. The apparatus of claim 1, wherein the gate dielectric comprises Hf and O.
9. The apparatus of claim 1, wherein the first structure comprises Si and O, and wherein the second structure comprises Hf and O.
10. The apparatus of claim 1, wherein the gate electrode has a work function in a range of 4.6 eV to 5.2 eV, and wherein the gate electrode is of a p-type device.
11. A system comprising: a memory; a processor; and a network interface coupled to the processor via a bus, wherein the processor is at least one of: a central processing unit (CPU); a graphics processor; a digital signal processor; or a crypto processor, wherein the memory comprises at least one of a volatile memory or non-volatile memory, and wherein the processor includes: a first portion of a semiconductor body, wherein the first portion is under a gate electrode, wherein the first portion has a first width, and wherein the gate electrode is a tri-gate structure; and a second portion of the semiconductor body outside the gate electrode, wherein the second portion has a second width, wherein the second width is greater than the first width, and wherein the semiconductor body is a fin on a substrate; and a gate dielectric between the gate electrode and the semiconductor body, wherein the gate dielectric is a dual layer gate dielectric having a first structure and a second structure, wherein the gate electrode has a work function in a range of 3.9 eV to 4.6 eV, and wherein the gate electrode is of an n-type device.
12. The system of claim 11, wherein the second portion is closer to drain or source regions.
13. The system of claim 12, wherein the source and drain regions comprise As or Ph.
14. The system of claim 11, wherein the gate electrode includes a work function metal comprising: W, Ta, Ti, and N.
15. The system of claim 11, wherein the substrate comprises Si.
16. The system of claim 11, wherein the gate electrode is between a first spacer and a second spacer, and wherein the first and second spacers comprises N.
17. The system of claim 11, wherein the gate dielectric comprises Hf and O.
18. The system of claim 11, wherein the first structure comprises Si and O, and wherein the second structure comprises Hf and O.
19. A method comprising: forming a first portion of a semiconductor body, wherein the first portion is under a gate electrode, wherein the first portion has a first width, and wherein the gate electrode is a tri-gate structure; and forming a second portion of the semiconductor body outside the gate electrode, wherein the second portion has a second width, wherein the second width is greater than the first width, and wherein the semiconductor body is a fin on a substrate; and forming a gate dielectric between the gate electrode and the semiconductor body, wherein the gate dielectric is a dual layer gate dielectric having a first structure and a second structure, wherein the gate electrode has a work function in a range of 3.9 eV to 4.6 eV, and wherein the gate electrode is of an n-type device.
20. The method of claim 19, wherein the second portion is closer to drain or source regions.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1)
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10)
(11)
(12)
(13)
(14)
(15)
(16)
(17)
(18)
(19)
(20)
(21)
(22)
(23)
(24)
DETAILED DESCRIPTION
(25) A process for fabricating CMOS field-effect transistors and the resultant transistors are described. In the following description, numerous specific details are set forth, such as specific dimensions and chemical regimes, in order to provide a thorough understanding of the present invention. It will be apparent to one skilled in the art that the present invention may be practiced without these specific details. In other instances, well-known processing steps, such as cleaning steps, are not described in detail, in order to not unnecessarily obscure the present invention.
(26) A problem associated with small body devices is illustrated in
(27) A similar problem is shown in
(28) In a first embodiment, transistors are fabricated on an oxide layer 20 which is disposed on a silicon substrate 21 shown in
(29) The layer 24 may be selectively ion implanted with a p type dopant in regions where n channel transistors are to be fabricated, and with a n type dopant in those regions where p channel devices are to be fabricated. This is used to provide the relatively light doping typically found in the channel regions of MOS devices fabricated in a CMOS integrated circuit.
(30) In the description below, for the first embodiment, the fabrication of a single n channel transistor is described. As will be appreciated in the typical integrated circuit, both n and p channel devices are fabricated. Also, in the processing for the first embodiment, a protective oxide (not shown) is disposed on the silicon layer 24 followed by the deposition of a silicon nitride layer. The nitride layer acts as a hard mask to define silicon bodies such as the silicon body 25 of
(31) Assume for a particular process that the silicon body, in the channel region of a field-effect transistor, should ideally have a height of 20 nm and a width of 20 nm. Using the prior art processing associated with the transistor of
(32) A polysilicon layer is formed over the structure of
(33) Next, a layer of silicon nitride is conformally deposited over the structure of
(34) A dielectric layer 40 is now conformally deposited over the structure of
(35) After the deposition and planarization of the dielectric layer 40, a wet etch is used to remove the dummy polysilicon gate 30, leaving the opening 45, as shown in
(36) Following the removal of the dummy gate, any oxide over the body 25 within the opening 45 is removed in an ordinary cleaning step. Then, the structure of
(37) Next, a gate dielectric 60 is formed on exposed surfaces which includes the sides and top of the body 25 lying within the opening 45. The layer 60 also deposits on the interior sidewalls of the spacers 38 and on the upper surface of the dielectric layer 40. The gate dielectric, in one embodiment, has a high dielectric constant (k), such as a metal oxide dielectric, for instance, HfO.sub.2 or ZrO.sub.2 or other high k dielectrics, such as PZT or BST. The gate dielectric may be formed by any well-known technique such as atomic layer deposition (ALD) or chemical vapor deposition (CVD). Alternately, the gate dielectric may be a grown dielectric. For instance, the gate dielectric 60, may be a silicon dioxide film grown with a wet or dry oxidation process to a thickness between 5-50 .
(38) Following this, also as seen in
(39) The metal layer 61 is planarized using, for example CMP, and the planarization continues until at least the upper surface of the dielectric layer 40 is exposed, as shown in
(40) Standard processing is now used to complete the transistor of
(41) Alternate processing is next described in conjunction with
(42) The processing leading up to
(43) The structure of
(44) Wet etching is now used to etch the silicon body 250 with, for example, NH.sub.4OH. This thins the width of the silicon body without changing its height, as shown in
(45) After this etching step, the hard mask 260 is removed, then the high k dielectric and metal gates are formed, as was the case in the previous embodiment.
(46) As mentioned earlier, the silicon dioxide layer, which typically is present on the silicon body, is removed before the deposition of the spacer material. This was discussed in conjunction with the recess 47 of
(47) The thinning of the channel region described above can also be used on a planar, bulk transistor or a transistor formed in a delta-doped substrate.
(48)
(49) Following this, as shown in
(50) Raised source and drain regions are then epitaxially grown to establish a shallow, highly doped source/drain tip (extension) that laterally extends the distance under the gate edge to the channel region 119. Separate processing is used for the p-channel and n-channel transistors with each of the source and drain regions being grown in different processing, both with in-situ doping. This results in the source and drain regions being highly doped, in one case with a p-type dopant, and in the other case with an n-type dopant.
(51) In forming a PMOS transistor, the source and drain regions are raised as illustrated. They may be formed by selectively depositing epitaxial boron (B) doped silicon or SiGe with germanium concentrations up to 30%, as an example. Under the processing conditions of 100 sccm of dichlorosilane (DCS), 20 slm H.sub.2, 750-800 C., 20 Torr, 150-200 sccm HCl, a diborane (B.sub.2H.sub.6) flow of 150-200 sccm and a GeH.sub.4 flow of 150-200 sccm, a highly doped SiGe film with a deposition rate of 20 nm/min, B concentration of 1E20 cm.sup.3 and a germanium concentration of 20% is achieved. A low resistivity of 0.7-0.9 mOhm-cm resulting from the high B concentration in the film provides the benefit of high conductivity in the tip source/drain regions and thereby reduced R.sub.external. SiGe in the source/drain regions exerts compressive strain on the channel, which in turn results in enhanced mobility and improved transistor performance.
(52) For an NMOS transistor, the source/drain regions are formed, for instance, using in-situ phosphorous doped silicon deposited selectively under processing conditions of 100 sccm of DCS, 25-50 sccm HCl, 200-300 sccm of 1% PH.sub.3 with a carrier H.sub.2 gas flow of 20 slm at 750 C. and 20 Torr. A phosphorous concentration of 2E20 cm.sup.3 with a resistivity of 0.4-0.6 mOhm-cm is achieved in the deposited film.
(53) The resultant structure is shown in
(54) A dielectric layer 130 is now formed over the structure of
(55) Now, the channel region can be etched to reduce its cross section as shown in
(56) A high k dielectric gate layer 122 may next be conformally deposited using, for instance, ALD. Following this, metal gate layer 124 is formed. The appropriate work function for the layer 124 is used as discussed above for the layer 61.
(57) The structure of
(58) The transistor fabricated as described above may be incorporated into an integrated circuit, central processing unit, which in turn is part of a computing device or system.
(59) Depending on the applications, system 600 may include other components, including but are not limited to, volatile and non-volatile memory, a graphics processor, a digital signal processor, a crypto processor, a chipset, mass storage (such as hard disk, compact disk (CD), digital versatile disk (DVD) and so forth), and so forth.
(60) In various embodiments, system 600 may be a personal digital assistant (PDA), a mobile phone, a tablet computing device, a laptop computing device, a desktop computing device, a set-top box, an entertainment control unit, a digital camera, a digital video recorder, a CD player, a DVD player, or other digital device of the like.
(61) Thus, improved processing has been described that allows a channel region to be controllably thinned, and that permits the source/drain regions to have less resistance.