Quad Flat No-Lead Package with Wettable Flanges
20210210419 ยท 2021-07-08
Inventors
Cpc classification
H05K3/3442
ELECTRICITY
H01L23/28
ELECTRICITY
H01L24/97
ELECTRICITY
H01L2224/809
ELECTRICITY
H01L23/4951
ELECTRICITY
International classification
H01L23/28
ELECTRICITY
Abstract
A device and method for fabrication thereof is provided which results in corrosion resistance of metal flanges (802) of a semiconductor package, such as a quad flat no-lead package (QFN). Using metal electroplating (such as electroplating of nickel (Ni) or nickel alloys on copper flanges of the QFN package), corrosion resistance for the flanges is provided using a process that allows an electric current to reach the entire backside of a substrate (102) to permit electroplating. In addition, the method may be used to directly connect a semiconductor die (202) to the metal substrate (102) of the package.
Claims
1. A no-lead package semiconductor device formed by the process comprising: attaching a die to a metal substrate; patterning and etching metal from the backside of the metal substrate to result in exposed mold compound according to a pattern defined by the exposed mold compound; depositing metal on the backside of the metal substrate and the exposed mold compound; providing polymerized photoresist over the metal deposited on the backside of the metal substrate and the exposed mold compound, according to the pattern defined by the exposed mold compound; electroplating the backside of the metal substrate with a corrosion resistant metal or metal alloy; removing the polymerized photoresist, to expose metal thereunder; and etching away exposed metal, leaving patterned mold compound between corrosion-resistant metal flanges.
2. The no-lead package semiconductor device as recited in claim 1 wherein in the no-lead semiconductor package is selected from the group consisting of a quad flat no-lead package and a small outline no-lead package.
3. The no-lead package semiconductor device as recited in claim 1 wherein the metal substrate is made of copper.
4. The no-lead package semiconductor device as recited in claim 1 wherein the metal deposited on the backside of the metal substrate is sputtered on the backside of the metal substrate.
5. The no-lead package semiconductor device as recited in claim 4 wherein the metal sputtered on the substrate backside is a metal selected from the group consisting of tungsten, nickel tungsten, tin and a combination thereof.
6. A semiconductor package comprising: a metal substrate having a front side, a backside and four side edges; a semiconductor die, directly attached to the backside of the metal substrate, through a cavity by a metal-to-metal connection; and a plurality of metal flanges, located on at least two side edges of the backside, each metal flange being separated from an adjacent metal flange by mold compound, the plurality of metal flanges having a surface being covered by tungsten.
7. The semiconductor package as recited in claim 6 wherein the plurality of metal flanges are located on the four side edges of the backside.
8. A no-lead package semiconductor device comprising: a metal substrate having a front side, a backside and four side edges; a thermally conductive pad lying on the front side of the metal substrate; a semiconductor die attached to the thermally conductive pad; and a plurality of metal flanges on the backside, each metal flange being separated from an adjacent metal flange by mold compound, the plurality of metal flanges having a surface being covered by nickel tungsten.
9. The no-lead package as recited in claim 8 wherein the plurality of metal flanges are located on the four side edges of the backside.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0005] For a more complete understanding of the present disclosure the objects and advantages thereof, reference is now made to the ensuing descriptions taken in connection with the accompanying drawings briefly described as follows.
[0006]
[0007]
[0008]
[0009]
[0010]
[0011]
[0012]
[0013]
[0014]
[0015]
[0016]
DETAILED DESCRIPTION
[0017] It is often necessary to have a surface, wettable by a bonding material, such as solder, in order to bond a pad, on a integrated circuit (semiconductor) package, to a printed circuit board (PCB). The word wettable references the melting of solder on aligned contact pads (electrical contacts) of a package or on a PCB in connection with the solder wetting of contacts and the reflowing thereon to form a permanent connection between the aligned contacts after the solder has cooled. A wettable surface also promotes the formation of solder fillet which may be useful in detecting solder failures. Copper oxide is not wettable towards tin-based solder. Consequently, a corrosion resistant metal electroplating of the copper flanges (areas which may serve as electrical contacts) would be desirable to prevent the formation of copper oxide thereon. Current methods employ immersion tin on exposed copper flanges. However, immersion tin can provide only a thin layer of tin (Sn) on a copper surface (maximum two microns). This thin layer of tin is often consumed during device storage. As a result of tin consumption, there is often no free tin layer left to provide adequate protection against the oxidation of copper.
[0018] A fabrication method is provided herein, among other things, wherein a copper surface may be connected to an electrically conductive surface so as to allow the flow of electric current from a power supply in order to electroplate the copper surface.
[0019] Until now, it has not been possible to perform metal electroplating, such as electroplating of corrosion-resistant nickel (Ni) or corrosion-resistant Ni alloys, on copper flanges of a QFN package as the copper flanges are electrically isolated by a surrounding insulating material, such as mold compound. The mold compound makes it difficult to electrically connect flanges to a power supply in order to perform metal electroplating.
[0020]
[0021] The IC package (semiconductor package) includes an integrated circuit (IC) die, a portion of the metal lead frame, bond wires connecting pads on the IC die to individual leads of the lead frame and encapsulating material (e.g., mold compound covering the foregoing and serving as the exterior of the package).
[0022]
[0023] With reference again to
[0024] After die 202 is attached to substrate 102, by one of the methods detailed herein, bond pads (not shown) may be connected from die 202 to selected places on the front side (not shown) of substrate 102 where metal contact pads are desired.
[0025] Mold compound is then placed on the front side of substrate 102. This is followed by the removal of copper, by a metal etch, from portions of the backside of substrate 102, using a patterned metal etch mask, to expose mold compound lying on a plane parallel to the front side of substrate 102. The patterned metal etch may be accomplished by the following: placing light sensitive photoresist on the backside of the substrate; and exposing the photoresist to light from a light source, through a photoresist mask having a pattern. The light causes polymerization of desired areas, in accordance with the pattern. Thereafter, a liquid etch is applied to the substrate backside which selectively removes copper (that copper not protected by polymerization). Thereafter, the polymerized photoresist is removed with a solvent.
[0026]
[0027] In a further fabrication step, a thin (100200 nanometers) layer of copper is sputtered, on the backside of substrate 102, sufficient to provide an electrically conductive surface over the backside of substrate 102.
[0028]
[0029] Once protective coating 502 is in place, electro-deposition of a corrosion-resistant metal over the backside of substrate 102 is performed.
[0030] The foregoing is followed by a photoresist rinse to remove protective coating 502. As shown in
[0031] The backside of substrate 102 is exposed to a metal etch which is selective to copper (it etches only copper leaving the corrosion resistant metal intact). The patterned metal etch may be accomplished by the following: placing light sensitive photoresist on the backside of the substrate; and exposing the photoresist to ultraviolet light from a light source, through a photoresist mask having a pattern. The light causes polymerization of desired areas, reflecting the pattern, on the substrate backside. Thereafter, a liquid etch is applied to the substrate backside which selectively removes copper (that copper not protected by polymerization). Thereafter, the polymerized photoresist is removed with a solvent.
[0032]
[0033] (A) attach a die, either through a cavity using a direct metal-to-metal connection or by using a thermally conductive pad, to a substrate;
[0034] (B) attach bond wires to bond pad areas of the front side of the substrate, to the die;
[0035] (C) place mold compound on the front side of a substrate;
[0036] (D) pattern and etch copper from the substrate backside to expose mold compound between metal pads;
[0037] (E) sputter a thin layer of copper on the substrate backside;
[0038] (F) apply a photoresist pattern to backside of the substrate over copper overlying the previously exposed mold compound between metal pads;
[0039] (G) electroplate the backside of the substrate with a corrosion resistant metal or metal alloy;
[0040] (H) remove the photoresist to expose the copper underneath the resist; and
[0041] (I) etch away the exposed copper, leaving patterns of mold compound between corrosion-resistant metal flanges.
[0042] For the embodiments herein, wherein the manner of attachment of the semiconductor die 202 is through direct metal-to-metal attachment to substrate 102, thermal conductance has been measured, in some cases, as being ten times greater as compared with a pad attachment achieved through strictly adhesive methods. This presents a highly advantageous technology in addition to the benefits provided by the foregoing methods and structure described herein which result in corrosion resistant contacts.
[0043] The foregoing has been described herein using specific embodiments for the purposes of illustration only. It will be readily apparent to one of ordinary skill in the art, however, that the principles herein can be embodied in other ways. Therefore, the foregoing should not be regarded as being limited in scope to the specific embodiments disclosed herein, but instead as being fully commensurate in scope with the following claims.