METHOD FOR PRODUCING AN AT LEAST PARTLY PACKAGED SEMICONDUCTOR WAFER

20210013052 ยท 2021-01-14

Assignee

Inventors

Cpc classification

International classification

Abstract

A method for producing an at least partially housed semiconductor wafer (16) is provided. This method comprises the steps of providing a semiconductor wafer (16) which has components (28) on its upper face (20) and providing a cover disc (2), the surface (4) of which at least partially covers the semiconductor wafer (16). After functionalizing the surface (4) of the cover disc (2) to form a functional layer (10), the upper face (20) of the semiconductor wafer (16) and the surface (4) of the cover disc (2) are joined together, followed by activating the functional layer (10) using simultaneous chemical bonding of the semiconductor wafer (16) and the cover disc (2) such that the cover disc (2) forms a housing for the semiconductor wafer (16).

Claims

1. A method for producing an at least partially housed semiconductor wafer, comprising the steps of: providing a semiconductor wafer which has components on its upper face; providing a cover disc, a surface of which at least partially covers the semiconductor wafer, functionalizing the surface of the cover disc in order to form a functional layer by plasma treating the surface of the cover disc, immediately after activating the functional layer by irradiation with light, joining the upper face of the semiconductor wafer and the surface of the cover disc for chemical bonding of the semiconductor wafer and the cover disc such that the cover disc forms a housing for the semiconductor wafer.

2. (canceled)

3. The method according to claim 1, in which the plasma treatment comprises moving the surface of the cover disc beneath a plasma rod, wherein the number and speed of the movements of the cover disc beneath the plasma rod define a layer thickness of the functional layer.

4. The method according to claim 1, in which activating the functional layer comprises irradiation using light of a predetermined wavelength, preferably in the UV range.

5. The method according to claim 1, in which the process steps are carried out in a sealed process chamber, wherein the composition and pressure of a gas atmosphere can be adjusted during the activation of the functional layer and the joining of the discs.

6. The method according to claim 1, in which the cover disc is structured on its upper face which faces the semiconductor wafer such that individual component groups are arranged on the upper face of the semiconductor wafer in cavities on the surface of the cover disc.

7. The method according to claim 1, in which the semiconductor wafer is thinned from the side opposite the upper face and can subsequently be contacted from the rear face.

8. The method according to claim 7, in which individual assemblies are preferably separated by means of sawing, preferably along structural elements on the cover disc.

9. The method according to claim 1, in which the components of the semiconductor wafer are provided in the form of microelectronic or micromechanical components which are connected to electronic components, preferably high-frequency components.

10. The method according to claim 1, in which the cover disc is used as a carrier during rear face processing of the semiconductor wafer.

Description

[0028] Some exemplary embodiments will be explained below in greater detail with reference to the drawings, in which:

[0029] FIG. 1A is a schematic side view of a first process step of a first embodiment of a method according to the invention,

[0030] FIG. 1B is a side view of a second process step of the first embodiment,

[0031] FIG. 1C is a side view of a third process step of the first embodiment,

[0032] FIG. 2A is a side view of a first process step of a method according to the invention in accordance with a second embodiment,

[0033] FIG. 2B is a side view of a second process step of the second embodiment,

[0034] FIG. 2C is a side view of a third process step of the second embodiment,

[0035] FIG. 3A is a side view of a further process step of the method according to the invention,

[0036] FIG. 3B is a side view of a further process step of the method according to the invention.

[0037] In the figures, identical or functionally identical components are provided with the same reference numerals.

[0038] A first embodiment of a method according to the invention for producing a housed semiconductor wafer will be described below with reference to FIG. 1A to 1C. FIG. 1A shows that a cover disc 2 is provided, the surface 4 of which typically corresponds to the dimensions of a semiconductor wafer. In other embodiments, however, the size of the cover disk 2 may be selected so as to be smaller, for example, such that a semiconductor wafer is only partially covered. A plasma rod 6 is arranged on the surface 4 of the cover disc 2, which plasma rod can ionize the region between the surface 4 and the plasma rod 6 by means of suitable electrodes such that a carrier gas, which is not shown in FIG. 1A, is ionized and then deposited on the surface 4. Consequently, provided the cover disc 2 is pulled through under the plasma rod 6 one or more times as shown in FIG. 1 using the directional arrow 8, a functional layer 10 is formed, the thickness of which can be influenced by the process management, i.e. the number and speed of the passes of the cover disc 2 beneath the plasma rod 6. Now that the functional layer 10 has been generated having the desired thickness, the functional layer 10 is initially inactive following the plasma treatment.

[0039] As shown in FIG. 1B, the functional layer 10, which is formed over the entire surface 4 of the cover disc 2, can be activated by means of light from a light source 12. The light source 12, which emits, for example, light 14 in the near UV range, causes an activation of the functional layer 10 in correspondingly selected lighting conditions.

[0040] In the next step, as shown in FIG. 1C, a semiconductor wafer 16 is now provided, a bonding procedure between an upper face 20 of the semiconductor wafer 16 and the functional layer 10 of the cover disc 2 being generated by immediately bringing the cover disc 2 and the semiconductor wafer 16 into contact, covalent bonds of the activated functional layer and the upper face 20 of the semiconductor wafer 16 being produced due to the surface contact. These covalent bonds lead to a permanent chemical bond between the cover disc 2 and the semiconductor wafer 16. The contacting of the cover disc 2 and the semiconductor wafer 16 is shown using the displacement directions 18 and 18 in FIG. 1C.

[0041] The process steps described in conjunction with FIG. 1A to 1C can be used, for example, to provide a housing by means of the cover disc 2 that covers components (not shown in FIG. 1A to 1C) on the upper face 20 of the semiconductor wafer 16. This corresponds to the encapsulation of, for example, optical or electronic components in the electronics industry.

[0042] A second embodiment of the method according to the invention will be described below with reference to FIG. 2A to 2C. For clarification, however, the differences to the method described in conjunction with FIG. 1A to 1C are substantially explained.

[0043] As can be seen from FIG. 2A, the cover disc 2 is structured on its surface 4 in such a way that corresponding structural elements 22 have been created, between which cavities 24 are formed. The structuring by means of the structural elements 22 can in this case take place in the form of a grid. By means of the plasma rod 6, the functional layer 10 is formed in turn by movement along the directional arrow 8. The functional layer 10 is activated in a process chamber 26 in which the cover disc 2, the semiconductor wafer 16 and the light source 12 are arranged. By supplying a desired gas mixture or adjusting a pressure of the gas mixture, after activation by means of the light source 12, a chemical bond of the cover disk 2 and the semiconductor wafer 16 can now be created by contacting by means of the movement along the displacement directions 18 and 18, in which bond gas having a desired composition or density is present in the region of the cavities 24.

[0044] The result of this process management is shown, in a further enlarged view, in FIG. 2. It can be seen that in the cavities 24, which are delimited by the structural elements 22, a defined atmosphere prevails such that the components indicated by the reference numeral 28 are surrounded by the defined gas atmosphere in the cavity 24. A procedure of this kind can be used both in high-frequency electronics to reduce power losses and in microsystems technology for the production of cavities required for sensors. Thus, a reference pressure chamber in an absolute pressure sensor or a vacuum chamber of an angular rate sensor, for example, can be provided in this way. In high-frequency or power electronics, a gas-filled cavity is also advantageous due to the lower dielectric values.

[0045] Further method steps are explained below with reference to FIG. 3A and 3B.

[0046] It is thus shown in FIG. 3A that the semiconductor wafer 16 is thinned from a side opposite the upper face 20 such that rear face metallizations and contacts can be formed. These can lead the components 28 though corresponding vias 30 to rear face electrodes 32.

[0047] After a separation, the result of which is shown in an enlarged view in FIG. 3B, a finished electronic component is obtained which is hermetically shielded from and sealed against the environment by means of the housing 34 formed from the material of the cover disc 2. The separation is in this case preferably carried out such that the structural elements 22 are retained in part. Regions in which bonds have been produced by means of the active surface bonding are indicated schematically by reference numeral 36 in FIG. 3B. The cavity 24 can be filled with gas.

[0048] In other methods, the cover disc 2 can be used as a carrier during rear face processing of the semiconductor wafer 16, in order produce vias in the semiconductor wafer 16 or to thin the semiconductor wafer 16.

[0049] The features indicated above and in the claims and the features which can be seen in the figures can be implemented advantageously both individually and in various combinations. The invention is not limited to the embodiments described, but can be modified in a number of ways within the scope of knowledge of a person skilled in the art.

LIST OF REFERENCE NUMERALS

[0050] 2 cover disc

[0051] 4 surface

[0052] 6 plasma rod

[0053] 8 directional arrow

[0054] 10 functional layer

[0055] 12 light source

[0056] 14 light

[0057] 16 semiconductor wafer

[0058] 18 displacement directions

[0059] 20 upper face

[0060] 22 structural elements

[0061] 24 cavity

[0062] 26 process chamber

[0063] 28 components

[0064] 30 via

[0065] 32 rear face electrode

[0066] 34 housing

[0067] 36 bonding region