THERMAL PADS BETWEEN STACKED SEMICONDUCTOR DIES AND ASSOCIATED SYSTEMS AND METHODS

20200411482 ยท 2020-12-31

    Inventors

    Cpc classification

    International classification

    Abstract

    Systems and methods are described for improved heat dissipation of the stacked semiconductor dies by including metallic thermal pads between the dies in the stack. In one embodiment, the thermal pads may be in direct contact with the semiconductor dies. Heat dissipation of the semiconductor die stack can be improved by a relatively high thermal conductivity of the thermal pads that directly contact the adjacent silicon dies in the stack without the intervening layers of the low thermal conductivity materials (e.g., passivation materials). In some embodiments, the manufacturing yield of the stack can be improved by having generally coplanar top surfaces of the thermal pads and under-bump metallization (UBM) structures.

    Claims

    1-20. (canceled)

    21. A stack of semiconductor dies, comprising: a first semiconductor die including: a substrate having a first side and a plurality of indentations at the first side, wherein each one of the indentations has a floor; a plurality of interconnects extending at least partially through the substrate, wherein each one of the interconnects has an end portion projecting from the floor, the end portion having an upper surface facing away from the floor; a plurality of metallization structures that each is connected to the upper surface of the end portion; and a plurality of thermal pads on the first side of the substrate; and a second semiconductor die including: an active surface facing the first side of the substrate of the first semiconductor die, wherein the active surface includes one or more electrical circuits; and a plurality of die pads on the active surface, wherein: the active surface of the second semiconductor die is in contact with the plurality of thermal pads of the first semiconductor die; and individual die pads of the second semiconductor die are in contact with corresponding metallization structures of the first semiconductor die.

    22. The stack of semiconductor dies of claim 21, wherein: the end portion of the interconnect further includes a sidewall surrounded by an isolation lining electrically isolating the interconnect from the substrate; and the metallization structure extends at least partially around the isolation lining surrounding the sidewall such that the metallization structure includes a first portion above the upper surface of the end portion and a second portion laterally spaced apart from the sidewall by the isolation lining.

    23. The stack of semiconductor dies of claim 21, further comprising: a passivation material on the floor of individual indentations, the passivation material located between the metallization structure and the substrate.

    24. The stack of semiconductor dies of claim 21, wherein the end portions of the interconnects has a height above the floor such that the upper surfaces of the end portions are substantially coplanar with the first side of the substrate.

    25. The stack of semiconductor dies of claim 21, wherein: individual thermal pads project to a first vertical height above the first side of the substrate; and individual metallization structures project to a second vertical height above the first side of the substrate, the first and second heights being generally the same.

    26. The stack of semiconductor dies of claim 21, wherein: individual thermal pads project to a first vertical height above the first side of the substrate; individual metallization structures project to a second vertical height above the first side of the substrate, the second height greater than the second height by a distance; and the die pads are located in one or more regions of the active surface of the second semiconductor die, wherein the one or more regions are recessed by the distance.

    27. The stack of semiconductor dies of claim 21, wherein the substrate of the first semiconductor die includes a silicon material.

    28. The stack of semiconductor dies of claim 21, wherein the substrate of the first semiconductor die further includes a second side opposite to the first side, the second side having one or more electrical circuits of the first semiconductor die coupled to the plurality of interconnects.

    29. The stack of semiconductor dies of claim 21, wherein individual thermal pads on the first side of the substrate are surrounded by a passivation material.

    30. A semiconductor die, comprising: a semiconductor substrate including a first surface and an indentation on the first surface having a floor; an interconnect extending at least partially through the semiconductor substrate, wherein the interconnect includes an end portion projecting from the floor, and wherein the end portion has an upper surface facing away from the floor and a sidewall surrounded by an isolation lining isolating the interconnect from the semiconductor substrate; a metallization structure connected to the interconnect, wherein the metallization structure includes a first portion on the upper surface and a second portion extending at least partially around the isolation lining such that the second portion is laterally spaced apart from the sidewall of the end portion by the isolation lining; and a thermal pad on the first surface of the semiconductor substrate.

    31. The semiconductor die of claim 30, wherein the thermal pad projects to a first height above the first surface and the first portion of the metallization structure projects to a second height above the first surface, the first and second heights being generally the same.

    32. The semiconductor die of claim 30, further comprising a passivation material on the floor of the indentation between the second portion of the metallization structure and the semiconductor substrate.

    33. The semiconductor die of claim 30, further comprising a passivation material on a sidewall of the indentation, wherein the passivation material extends to the floor of the indentation such that the second portion of the metallization structure is vertically spaced apart from the semiconductor substrate by the passivation material.

    34. The semiconductor die of claim 33, wherein the passivation material further extends from the sidewall of the indentation to the first surface of the semiconductor substrate such that the passivation material surrounds the thermal pad.

    35. The semiconductor die of claim 30, wherein the thermal pad has a first thickness and the first portion of the metallization structure has a second thickness, the first and second thickness being generally the same.

    36. The semiconductor die of claim 30, wherein the metallization structure and the thermal pad include a common conductive material.

    37. The semiconductor die of claim 30, wherein the end portion of the interconnect has a height above the floor such that the upper surface of the end portion is substantially coplanar with the first side of the substrate.

    38. A semiconductor die, comprising: a semiconductor substrate including a first surface, a second surface opposite to the first surface having one or more electrical circuits, and an indentation on the first surface having a lateral open region; a through-substrate via (TSV) extending at least partially through the semiconductor substrate and connected to the one or more electrical circuits, wherein the TSV includes an end portion projecting from the lateral open region of the indentation, and wherein the end portion has an upper surface facing away from the lateral open region and a sidewall surrounded by an isolation lining isolating the TSV from the semiconductor substrate; a metallization structure connected to the TSV, wherein the metallization structure includes a first portion on the upper surface and a second portion extending at least partially around the isolation lining such that the second portion is laterally spaced apart from the sidewall of the end portion by the isolation lining; and a thermal pad on the first surface of the semiconductor substrate.

    39. The semiconductor die of claim 38, wherein the indentation has a vertical sidewall extending from the lateral open region to the first surface, the semiconductor die further comprising: a passivation material on the lateral open region between the second portion of the metallization structure and the semiconductor substrate.

    40. The semiconductor die of claim 38, wherein the indentation has a sloped sidewall extending from the lateral open region to the first surface, the semiconductor die further comprising: a passivation material on the sloped sidewall of the indentation, wherein: the passivation material extends to the lateral open region such that the second portion of the metallization structure is vertically spaced apart from the semiconductor substrate by the passivation material; and the passivation material extends to the first surface of the semiconductor substrate such that the passivation material surrounds the thermal pad.

    Description

    BRIEF DESCRIPTION OF THE DRAWINGS

    [0012] Many aspects of the present technology can be better understood with reference to the following drawings. The components in the drawings are not necessarily to scale. Instead, emphasis is placed on clearly illustrating the principles of the present technology. Furthermore, like reference numerals designate corresponding parts throughout the several views.

    [0013] FIG. 1 is a partially schematic cross-sectional view of vertically stacked dies in accordance with the prior art.

    [0014] FIGS. 2A-2G illustrate a manufacturing process for forming thermal pads of a semiconductor die stack in accordance with the prior art.

    [0015] FIGS. 3A-3I illustrate a manufacturing process for forming thermal pads of a semiconductor die stack in accordance with an embodiment of the present technology.

    [0016] FIGS. 4A-4G illustrate a manufacturing process for forming thermal pads of a semiconductor die stack in accordance with another embodiment of the present technology.

    [0017] FIG. 5 is a comparison graph of die temperatures in conventional die stacks compared to embodiments of the present technology.

    DETAILED DESCRIPTION

    [0018] Specific details of several embodiments of representative stacked die assemblies and associated methods of manufacturing stacked die assemblies are described below. The stacked die assemblies may include vertical stacks of memory dies, processor dies, and/or other dies that are electrically interconnected using through-substrate vias (TSVs). A person skilled in the relevant art will also understand that the technology may have additional embodiments, and that the technology may be practiced without several of the details of the embodiments described below with reference to FIGS. 3A-5.

    [0019] Several embodiments of the present technology are directed to vertically stacked semiconductor dies with improved heat dissipation and manufacturing yield when compared to the conventional devices described above with reference to FIGS. 2A-2G. In some embodiments of the present technology, thermal pads can contact the adjacent silicon dies in the stack to improve heat transfer through the semiconductor die stack. For example, thermal pads having a relatively high thermal conductivity can directly contact the adjacent silicon dies in the stack without the intervening layers of the low thermal conductivity materials (e.g., passivation materials). Furthermore, in some embodiments of the present technology, the thermal pads and LBM structures of a semiconductor die can have generally coplanar top surfaces to improve adhesion of the thermal pads and UBM structures with the next die of the stack and thereby improve the overall die stacking yield (e.g., manufacturing yield).

    [0020] FIGS. 3A-3I illustrate a manufacturing process for forming thermal pads of a semiconductor die stack in accordance with an embodiment of the present technology. FIG. 3A illustrates a semiconductor die 301 having a silicon material 310 with a peripheral surface 311 and an active structure 315. The semiconductor die 301 can be attached to a carrier wafer 325 by an adhesive 320. In some embodiments, the carrier wafer 325 can be used for improved handling and protection of the semiconductor dies during the manufacturing process, and the carrier wafer 325 can be removed from the semiconductor die 301 before packaging the individual semiconductor dies in a stack. The die 301 can also include a plurality of TSVs 330 (only one shown) that electrically connect integrated circuits of the active structure 315 with other semiconductor dies in the stack, and each TSV 330 can have a conductive material 331 and an isolation lining 335 that electrically isolates the conductive material 331 from the silicon material 310.

    [0021] FIG. 3B illustrates the semiconductor die 301 after planarizing the peripheral surface 311 and the top of the TSV 330. The planarization thins the die to reduce the overall height of the die stack. Additionally, the planarization can roughen the peripheral surface 311 to improve adhesion of the mask layers and metallization of the subsequent manufacturing steps. Suitable planarization and grinding techniques include, for example, chemical-mechanical planarization and mechanical grinding.

    [0022] FIG. 3C illustrates the semiconductor die 301 after applying a mask 390 over the peripheral surface 311 and forming an opening 395 in the mask 390 aligned with the TSV 330. The opening 395 exposes the TSV 330 and a portion of the peripheral surface 311 around the TSV 330 (e.g., laterally from the TSV 330). In some embodiments, the exposed portion of the peripheral surface 311 can be etched while the remaining areas of the peripheral surface 311 covered by the mask 390 are protected from the etchant

    [0023] FIG. 3D illustrates the semiconductor die 301 after the silicon material 310 around the TSV 330 has been etched to form an indentation 345. Suitable silicon etchants can selectively etch the silicon material 310 while not etching the conductive material 331 of the TSV 330 or at least etching the conductive material 331 at a slower rate than that of the silicon material 310. A non-isotropic etchant can create inclined surfaces of the indentation 345, but isotropic etchants can also be used. After etching a portion of the silicon material 310 around the TSV 330, the TSV 330 projects above the floor of the indentation 345. In some embodiments of the present technology, the exposed end of the TSV 330 can be generally co-planar with the areas of peripheral surface 311 covered by the mask 390 (FIG. 3C), which can promote a generally uniform height of a subsequently deposited metal material as explained in more detail with reference to FIGS. 3G and 3H below.

    [0024] FIGS. 3E and 3F illustrate the semiconductor die 301 after a passivation material 380 has been deposited (FIG. 3E) and then patterned (FIG. 3F). The passivation material 380 covers the peripheral surface 311 of the semiconductor die 301, but does not cover the top of the TSV 330. Suitable passivation materials may include polyimide or nitrogen oxide. In some embodiments, the passivation material can have a thickness of about 2 m. After patterning, the passivation material 380 has openings 385 (FIG. 3F) that expose locations for metal deposition on or otherwise at the peripheral surface 311.

    [0025] FIG. 3G illustrates the semiconductor die 301 after thermal pads 350 and UBM structures 355 (only one shown) have been formed. The thermal pads 350 can be formed by depositing metal into the openings 385, and the UBM structure 355 can be formed by depositing metal over the exposed end of the TSV 330. In some embodiments, sputtering techniques can be used to deposit metal into the openings and over the exposed end of the TSV 330 in a single process. In some embodiments an adhesion material 352 (e.g., Ti and/or TiW) may be deposited into the indentations 385 to securely adhere the thermal pads 350 to the silicon material 310. In at least some embodiments, the top surfaces of the UBM structure 355 and the thermal pads 350 are generally coplanar (e.g., at generally the same height (H)) because the exposed end of the TSV 330 and the peripheral surface 311 are at least substantially coplanar at the onset of the metal deposition process. FIG. 3H shows the semiconductor die 310 after the carrier wafer 325 has been removed. As explained in more detail with reference to FIG. 3I below, coplanarity between the tops of the thermal pads 350 and UBM structures 355 can improve attachment of the semiconductor die 301 to the next semiconductor die in the stack.

    [0026] FIG. 3I illustrates stacking of the semiconductor dies 301 and 302. In some embodiments of the present technology, the UBM structure 355 of the semiconductor die 301 can be aligned with a corresponding die pad 370 of the semiconductor die 302. When the semiconductor dies 301 and 302 are stacked (arrows 351), the thermal pads 350 of the semiconductor die 301 contact an active structure 316 of the semiconductor die 302, and the UBM structure 355 contacts the die pad 370. In operation, heat transfer (Q) between the dies 301, 302 (and ultimately away from the stack) can be improved by a relatively high thermal conductivity of the thermal pads 350 that directly contact semiconductor dies 301 and 302. In some embodiments, the thermal pads 350 can be formed of copper, aluminum and/or other metals. Furthermore, since the top surfaces of the thermal pads 350 and UBM structure 355 are at least substantially coplanar, the stacking yields of the semiconductor dies can be improved because of better alignment of the thermal pads 350 and UBM structure 355 with the corresponding structures of the semiconductor die 302. Additional semiconductor dies (not shown) can also be added to the stack. For example, the stack can include 4, 8, 10, or more semiconductor dies.

    [0027] FIGS. 4A-4G illustrate a manufacturing process for forming thermal pads of a semiconductor die stack in accordance with an additional embodiment of the present technology. FIG. 4A corresponds to FIG. 3C described above, and like reference number refer to the same or similar components in FIGS. 3A-4G.

    [0028] FIG. 4B illustrates the semiconductor die 301 after etching the exposed portion of the peripheral surface 311 to form an indentation 445 in the semiconductor material 310 around the exposed end of the TSV 330. In the embodiment shown in FIG. 4B, the indentation 445 is formed using an isotropic etchant that forms generally vertical walls in the silicon material 310, but non-isotropic etchants can also be used. Additionally, the etchant can selectively remove the silicon material 310 such that the TSV 330 remains substantially unchanged by etching. Therefore, the TSV 330 can have a top surface that is generally coplanar with the peripheral surface 311 of the silicon material 310.

    [0029] FIGS. 4C and 4D illustrate the semiconductor die 301 after a passivation material 480 has been deposited (FIG. 4C) and then patterned (FIG. 4D). The passivation material 480 is patterned to have openings 485 that expose areas the peripheral surface 311 of the semiconductor material 310 to a subsequent metal deposition.

    [0030] FIG. 4E illustrates the semiconductor die 301 after thermal pads 450 have been formed in the openings 485 (FIG. 4D) of the passivation material 480 and UBM structure 455 has been formed on the TSV 330. The thermal pads 450 and the UBM structure 455 can be formed concurrently such that they have approximately the same thickness. Since the exposed end of the TSV 330 (where the UBM structure 455 is formed) is generally coplanar with the peripheral surface 311 (where the thermal pads 450 are formed), the resulting vertical height of the UBM structure 455 and the thermal pads 450 can also be generally same, e.g., the UBM structure 455 and the thermal pads 450 can be at a generally same height (H). FIG. 4F illustrates the semiconductor die 301 after the passivation material around the thermal pads has been stripped away (e.g., by etching).

    [0031] FIG. 4G illustrates stacking of the semiconductor dies 301 and 302 where the semiconductor die 301 is made as shown in FIGS. 4A-4F. The thermal pads 450 and the UBM structure 455 of the semiconductor die 301 can contact the semiconductor die 302 at the active structure 316 and the die pad 370, respectively, as indicated by arrows 451. A direct contact between the thermal pads 450 and the active structure 316 improves heat transfer (Q) between the dies 301 and 302 due to a relatively high thermal conductivity of the thermal pads 450 that are in direct contact with semiconductor dies. Additionally, since the top surfaces of the thermal pads 450 and UBM structure 455 are generally coplanar, the stacking yields of the semiconductor dies can be improved. The stacking process may be repeated for additional dies in the stack. However, in accordance with an embodiments of the present technology, only some dies in the stack may be directly contacted with the thermal pads 450, while others are not.

    [0032] FIG. 5 is a comparison graph of die temperatures obtained by a numerical simulation of the conventional die stacks and die stacks in accordance with the present technology. Each simulation test case includes a semiconductor die stack having a logic semiconductor die and several memory dies. The horizontal axis includes three test cases: (a) a die stack having conventional thermal pad technology, (b) an embodiment of the present technology that includes thermal pads between the individual memory dies, and (c) an embodiment of the present technology that includes thermal pads between the individual memory dies and also between the logic die and the stack of the memory dies. The vertical axis indicates the maximum temperature simulated on the logic die and on the memory die that is next to the logic die. Power dissipation and general geometry/stacking arrangement of the semiconductor dies in the stack was same for all the simulated test cases (a, b, and c). With the conventional thermal pad (test case a), the temperatures simulated on the logic and memory dies were 108.6 C. and 95.6 C., respectively. When the thermal pads according to the present technology were used between the memory dies in the stack (test case b), the heat dissipation was improved and the temperatures simulated on the logic and memory dies were 98.4 C. and 93.8 C., respectively. Furthermore, when the thermal pads according to the present technology were used between all the dies in the stack (logic and memory, test case c), the heat dissipation from the stack was additionally improved and the temperatures simulated on the logic and memory dies were further lowered to 94 C. and 90.9 C., respectively. Therefore, the thermal pads according to the present technology produced lower temperature of the semiconductor dies in comparison to the conventional thermal pads in the same die stack.

    [0033] From the foregoing, it will be appreciated that specific embodiments of the technology have been described herein for purposes of illustration, but that various modifications may be made without deviating from the disclosure. For example, materials of the thermal pads can differ from the materials of the UBM structures. Furthermore, the heights of the thermal pads and the UBM structures can be different if the structures of the next die in the stack have correspondingly adjusted heights. For example, a UBM structure that is higher than the thermal pads can be mated to a die pad that is recessed into an active surface of the next die by an appropriate depth, while still resulting in relatively good stacking yields. Moreover, while various advantages and features associated with certain embodiments have been described above in the context of those embodiments, other embodiments may also exhibit such advantages and/or features, and not all embodiments need necessarily exhibit such advantages and/or features to fall within the scope of the technology. Accordingly, the disclosure can encompass other embodiments not expressly shown or described herein.