Transistor device with a field electrode that includes two layers
11581409 · 2023-02-14
Assignee
Inventors
Cpc classification
H01L29/405
ELECTRICITY
H01L29/7397
ELECTRICITY
H01L29/4236
ELECTRICITY
H01L21/283
ELECTRICITY
H01L29/407
ELECTRICITY
H01L29/66734
ELECTRICITY
International classification
H01L21/283
ELECTRICITY
H01L29/66
ELECTRICITY
H01L29/43
ELECTRICITY
H01L29/423
ELECTRICITY
H01L29/40
ELECTRICITY
Abstract
Disclosed is a transistor device which includes a semiconductor body having a first surface, a source region, a drift region, a body region being arranged between the source region and the drift region, a gate electrode adjacent the body region and dielectrically insulated from the body region by a gate dielectric, and a field electrode adjacent the drift region and dielectrically insulated from the drift region by a field electrode dielectric, wherein the field electrode comprises a first layer and a second layer, wherein the first layer has a lower electrical resistance than the second layer, wherein a portion of the second layer is disposed above and directly contacts a portion of the first layer.
Claims
1. A transistor device, comprising: a semiconductor body comprising a first surface; a source region; a drift region; a body region being arranged between the source region and the drift region; a gate electrode adjacent the body region and dielectrically insulated from the body region by a gate dielectric; and a field electrode adjacent the drift region and dielectrically insulated from the drift region by a field electrode dielectric, wherein the field electrode comprises a first layer and a second layer, wherein the first layer has a lower electrical resistance than the second layer, wherein a width direction of the field electrode is parallel to the first surface, wherein the first layer comprises two vertical sections that extend in a vertical direction that is perpendicular to the first surface, and wherein, in the width direction of the field electrode, the second layer is laterally contained between two vertical sections of the first layer.
2. The transistor device of claim 1, wherein a width of the field electrode is smaller than 100 nanometers.
3. The transistor device of claim 1, wherein material of the second layer comprises polysilicon.
4. The transistor device of claim 1, wherein material of the first layer is selected from the group consisting of: a metal; a metal nitride; and a metal silicide.
5. The transistor device of claim 4, wherein the material of the first layer is selected from the group consisting of: titanium (Ti); tungsten (W); cobalt (Co); and tantalum (Ta).
6. The transistor device of claim 1, wherein the field electrode and the field electrode dielectric are arranged in a first trench of a semiconductor body.
7. The transistor device of claim 6, wherein the gate electrode and the gate dielectric are arranged in the first trench above the field electrode.
8. The transistor device of claim 7, wherein the gate electrode is dielectrically insulated from the field electrode in the first trench.
9. The transistor device of claim 7, wherein the gate electrode is electrically connected to the field electrode in the first trench.
10. The transistor device of claim 9, wherein the gate electrode and the gate dielectric are arranged in a second trench spaced apart from the first trench.
11. A transistor device, comprising: a semiconductor body comprising a first surface; a source region; a drift region; a body region being arranged between the source region and the drift region; a gate electrode adjacent the body region and dielectrically insulated from the body region by a gate dielectric; and a field electrode adjacent the drift region and dielectrically insulated from the drift region by a field electrode dielectric, wherein the field electrode comprises a first layer and a second layer, wherein the first layer has a lower electrical resistance than the second layer, wherein a portion of the second layer is disposed above and directly contacts an upper surface portion of the first layer that is parallel to the first surface, wherein an intermediate dielectric layer that is laterally adjacent to the portion of the second layer is disposed above and directly contacts a second upper surface portion of the first layer that is parallel to the first surface.
12. The transistor device of claim 11, wherein the portion of the second layer extends continuously to the first surface of the semiconductor body.
13. The transistor device of claim 11, wherein material of the second layer comprises polysilicon.
14. The transistor device of claim 11, wherein material of the first layer is selected from the group consisting of: a metal; a metal nitride; and a metal silicide.
15. The transistor device of claim 14, wherein the material of the first layer is selected from the group consisting of: titanium (Ti); tungsten (W); cobalt (Co); and tantalum (Ta).
16. The transistor device of claim 11, wherein the field electrode and the field electrode dielectric are arranged in a first trench of a semiconductor body.
17. The transistor device of claim 16, wherein the gate electrode and the gate dielectric are arranged in the first trench above the field electrode.
18. The transistor device of claim 17, wherein the gate electrode is dielectrically insulated from the field electrode in the first trench.
19. The transistor device of claim 17, wherein the gate electrode is electrically connected to the field electrode in the first trench.
20. The transistor device of claim 19, wherein the gate electrode and the gate dielectric are arranged in a second trench spaced apart from the first trench.
Description
BRIEF DESCRIPTION OF THE FIGURES
(1) Examples are explained below with reference to the drawings. The drawings serve to illustrate certain principles, so that only aspects necessary for understanding these principles are illustrated. The drawings are not to scale. In the drawings, the same reference characters denote like features.
(2)
(3)
(4)
(5)
(6)
(7)
(8)
DETAILED DESCRIPTION
(9) In the following detailed description, reference is made to the accompanying drawings. The drawings form a part of the description and by way of illustration show specific embodiments in which the invention may be practiced. It is to be understood that the features of the various embodiments described herein may be combined with each other, unless specifically noted otherwise.
(10)
(11) The transistor device includes at least one transistor cell and may include a plurality of transistor cells. In
(12) Referring to
(13) If the transistor device includes a plurality of transistor cells, as shown in
(14) In the example shown in
(15) One way of how the field electrode 31, which is buried below the gate electrode 21 in the first trench in the example shown in
(16)
(17) The transistor device can be one of an n-type transistor device and a p-type transistor device. In an n-type transistor device, the source region 13 and the drift region 11 are n-doped semiconductor regions and the body region 12 is a p-doped semiconductor region. In a p-type transistor device, the source region 13 and the drift region 11 are p-doped semiconductor regions and the body region 12 is an n-doped semiconductor region. The transistor device can be implemented as a MOSFET (Metal Oxide Semiconductor Field-Effect Transistor) or an IGBT (Insulated Gate Bipolar Transistor). In a MOSFET, the drain region 14 has the same doping type as the drift region 11, but is more highly doped than the drift region. In an IGBT, the drain region 14 (which may also be referred to as collector region) has a doping type complementary to the doping type of the drift region 11. Furthermore, the transistor device can be implemented as an enhancement device (normally-off device) or as a depletion device (normally-on device). In an enhancement device, the body region 12 adjoins the gate dielectric 22. In a depletion device, there is a channel region 15 of the same doping type as the source region 13 and the drift region 11. This channel region is arranged between the gate dielectric 22 and the body region 12 and extends from the source region 13 to the drift region 11. The optional channel region 15 is illustrated in dashed lines in
(18) The transistor device switches on or off dependent on a drive voltage (gate-source voltage) V.sub.GS applied between the gate node G and the source node S. The transistor device is in the on-state when the drive voltage V.sub.GS is such that there is a conducting channel along the gate dielectric 22 between the source region 13 and the drift region 11, and the transistor device is in the off-state when the conducting channel along the gate dielectric 22 is interrupted. An enhancement device, for example, is in the on-state if the drive voltage V.sub.GS is such that there is an inversion channel in the body region 12 along the gate dielectric 22. The enhancement device is in the off-state if there is no such inversion channel A depletion device is in the off-state when the drive voltage V.sub.GS is such that the conducting channel 15 is depleted (interrupted), and is in the on-state when the drive voltage V.sub.GS does not interrupt this conducting channel 15.
(19) Independent of whether the transistor device is an enhancement device or a depletion device a space charge region (depletion region) expands in the drift region 11 beginning at a pn-junction between the drift region 11 and the body region 12 whenever the transistor device is in the off-state and a load path voltage (drain-source voltage) V.sub.DS is applied between the drain node D and the source node S that reverse biases the pn-junction. In an n-type transistor device, for example, the pn-junction is reverse biased if the drain-source voltage V.sub.DS is a positive voltage, that is, if an electrical potential at the drain node D is higher than an electrical potential at the source node S. The depletion region expanding in the drift region 11 is associated with the ionization of dopant atoms in the drift region 11 and the ionization of dopant atoms in the body region 12. The ionized dopant atoms have a positive charge when the respective semiconductor region is n-doped and have a negative charge when the respective semiconductor region is p-doped. That is, there are positive dopant charges in the drift region 11 and negative dopant charges in the body region 11 if the drift region 11 is n-doped and the body region 12 is p-doped, respectively. Each ionized dopant atom in the drift region 11 has a counter charge of an opposite type. In the transistor device of the type shown in
(20) For the purpose of explanation, it is assumed that the transistor device is an n-type transistor device and that a positive drain-source voltage V.sub.DS is applied between the drain node D and the source node S. By virtue of this positive drain-source voltage V.sub.DS, the electrical potential in the drift region 11 increases towards the drain region 14. The field electrode 31 has the electrical potential of either the source node S or the gate node G, dependent on whether it is connected to the source node or the gate node. Just for the purpose of explanation it is assumed that the electrical potential of the field electrode 31 equals the electrical potential of the source node S. Thus, the electrical potential of the field electrode 31 is negative relative to the electrical potential in the drift region 11 so that the field electrode 31 provides negative counter charges to ionized dopant charges in the drift region 11. By virtue of this, the drift region 11 can be more highly doped, without reducing the voltage blocking capability of the transistor device, as compared to an equivalent transistor device that does not include a field electrode 31.
(21) Although the electrical potential of the field electrode 31 is kept on the same level, which is the electrical potential of the source node S in the example explained above, the field electrode 31 is charged when the depletion region expands in the drift region 11, and the field electrode 31 is discharged when the transistor device again switches on so that the depletion region disappears. How fast the transistor device switches from the on-state to the off-state, and vice versa is dependent on how fast the field electrode 31 is charged when the transistor device switches off and discharged when the transistor device again switches on. In other words, even in the on-state of the transistor device there may be a depletion region in the drift region 11 as long as the field electrode 31 has not been (completely) discharged. This depletion region may increase the electrical resistance of the drift region 11 in the on-state and, therefore, may increase conduction losses of the transistor device.
(22) How fast the field electrode 31 is charged when the transistor device switches off and how fast the field electrode 31 is discharged when the transistor device switches on is dependent on an electrical resistance between the field electrode 31 and the source or the gate node S, G, respectively. In a device topology as shown in
(23) In a conventional transistor device, the field electrode 31 may be comprised of highly doped polysilicon.
(24) In a field electrode, such as the field electrode 31 shown in
(25) In order to avoid problems outlined above and achieve a predictable switching behavior of the transistor device, the field electrode 31 includes at least two layers 311, 312 of different electrically conductive materials. In the example shown in
(26) According to one example, the first layer 311 comprises a first material selected from a metal, a metal nitride, and a metal silicide. According to one example, the metal is one of titanium (Ti), tungsten (W), cobalt (Co) and tantalum (Ta). According to one example, the second layer 312 includes polysilicon. According to one example, a thickness d of the first layer 311 is between 5 nanometers and 50 nanometers. In the example shown in
(27) Unlike polysilicon, a metal, metal nitride or metal silicide layer with a thickness d of below 100 nanometers does not exhibit non-linear resistance effects so that an electrical resistance of the first material layer 311 is substantially proportional to the thickness d so that the electrical resistance of the first material layer 311 can be adjusted by suitably adjusting the thickness d of this first material layer 311. The thickness of such metal, metal nitride or metal silicide layer may even be reduced to several nanometers or even below 1 nanometer without featuring those non-linearity effects. According to one example, the first material layer 311 is produced to have a lower electrical resistance than the second material layer 312 so that the overall electrical resistance is governed by the first material layer 311. In this case, non-linear effects of the electrical resistance of the second layer 312, if they occur, do not negatively affect the switching behavior of the transistor device. Moreover, as explained in further detail below, the first material layer 311 may be produced using a deposition process in which the thickness of the first material layer 311 can be accurately controlled, so that the resistance caused by of the first material layer 311 can be accurately adjusted.
(28)
(29) Referring to
(30) Referring to
(31) Referring to
(32) Referring to
(33) Referring to
(34) Referring to
(35) Referring to
(36) Furthermore, the method includes forming the gate dielectric 22 and the gate electrode 21 above the intermediate dielectric layer 33 so as to obtain a topology as shown in
(37)
(38) According to yet another example, shown in
(39)
(40) As used herein, the terms “having”, “containing”, “including”, “comprising” and the like are open ended terms that indicate the presence of stated elements or features, but do not preclude additional elements or features. The articles “a”, “an” and “the” are intended to include the plural as well as the singular, unless the context clearly indicates otherwise.
(41) Although specific embodiments have been illustrated and described herein, it will be appreciated by those of ordinary skill in the art that a variety of alternate and/or equivalent implementations may be substituted for the specific embodiments shown and described without departing from the scope of the present invention. This application is intended to cover any adaptations or variations of the specific embodiments discussed herein. Therefore, it is intended that this invention be limited only by the claims and the equivalents thereof.