Semiconductor switch device and method having at least two contacts located on either the source region or the drain region
10825900 ยท 2020-11-03
Assignee
Inventors
- Mahmoud Shehab Mohammad Al-Sa'di (Kranenburg, DE)
- Petrus Hubertus Cornelis Magnee (Malden, NL)
- Ihor Brunets (Kleve, DE)
- Jan Willem Slotboom (Eersel, NL)
- Tony Vanhoucke (Bierbeek, BE)
Cpc classification
H01L21/76227
ELECTRICITY
H01L29/7833
ELECTRICITY
H01L29/0653
ELECTRICITY
H01L21/823437
ELECTRICITY
H01L29/7835
ELECTRICITY
H01L29/1087
ELECTRICITY
H01L29/7801
ELECTRICITY
International classification
H01L29/10
ELECTRICITY
H01L21/762
ELECTRICITY
H01L29/417
ELECTRICITY
H01L21/8234
ELECTRICITY
H01L29/06
ELECTRICITY
Abstract
A semiconductor switch device and a method of making the same. The device includes a semiconductor substrate having a major surface. The device also includes a first semiconductor region located in the substrate beneath the major surface. The device includes an elongate gate located on the major surface. The device also includes a source region and a drain region located in the first semiconductor region adjacent respective first and second elongate edges of the gate. The device also includes electrical contacts for the source and drain regions. The contacts include at least two contacts located on either the source region or the drain region, which are spaced apart along a direction substantially parallel the elongate edges of the gate. The device further includes an isolation region located between the at least two contacts. The isolation region extends through the source/drain region from the major surface to the first semiconductor region.
Claims
1. A semiconductor switch device comprising: a semiconductor substrate having a major surface; a first semiconductor region located in the substrate beneath the major surface, the first semiconductor region having a first conductivity type; an elongate gate located on the major surface; a source region having a second conductivity type, wherein the source region is located in the first semiconductor region adjacent a first elongate edge of the gate; a drain region having the second conductivity type, wherein the drain region is located in the first semiconductor region adjacent a second elongate edge of the gate; electrical contacts for forming electrical connections to the source region and the drain region, wherein the electrical contacts include at least two contacts located on either the source region or the drain region, wherein said at least two contacts are spaced apart along a direction substantially parallel the elongate edges of the gate, and an isolation region located between said at least two contacts when viewed from above the major surface of the substrate, wherein the isolation region extends through the source/drain region from the major surface to the first semiconductor region; wherein an edge of each contact located closest the gate is located a distance L.sub.c from the gate; and wherein an edge of the isolation region located closest the gate is located a distance D.sub.ir from the gate, and wherein L.sub.cD.sub.ir.
2. The device of claim 1, wherein L.sub.c<D.sub.ir and wherein a dimension W.sub.ir of the isolation region in a direction substantially parallel the elongate edges of the gate is substantially equal to the spacing between the contacts in the same direction, so that the isolation region extends from an edge of a first of the contacts to an opposing edge of a second of the contacts when viewed from above the major surface.
3. The device of claim 1, wherein a dimension W.sub.ir of the isolation region in a direction substantially parallel the elongate edges of the gate is less than the spacing between the contacts in the same direction.
4. The device of claim 1 comprising at least three said contacts located on the source region and/or at least three said contacts located on the drain region, and wherein a said isolation region is located between each pair of neighbouring contacts of the source region and/or of the drain region.
5. The device of claim 1 further comprising at least one isolation region located at an end of a row of said contacts in the source/drain region, wherein the isolation region extends through the source/drain region from the major surface to the first semiconductor region.
6. The device of claim 1, wherein the electrical contacts include at least two contacts located on the source region and at least two contacts located on the drain region, wherein the at least two contacts on the source region are spaced apart along a direction substantially parallel the elongate edges of the gate, wherein the at least two contacts on the drain region are spaced apart along a direction substantially parallel the elongate edges of the gate, wherein the device comprises an isolation region located between said at least two contacts on the source region when viewed from above the major surface of the substrate, wherein the device comprises an isolation region located between said at least two contacts on the drain region when viewed from above the major surface of the substrate, and wherein each isolation region extends through the source/drain region from the major surface to the first semiconductor region.
7. The device of claim 6, wherein the spacing between the contacts on the source region is substantially equal to the spacing between the contacts on the drain region, and wherein the contacts on the drain region are offset with respect to the contacts on the source region in a direction parallel to the elongate edges of the gate, wherein the offset is substantially equal to half the spacing between the contacts on the source region.
8. The device of claim 6, wherein the spacing between the contacts on the source region is different to the spacing between the contacts on the drain region.
9. The device of claim 1 comprising a plurality of said source and/or drain regions arranged as a plurality of inter-digitated fingers.
10. The device of claim 1, wherein the or each isolation region extends to a greater depth beneath the major surface of the substrate than the source/drain region in which that isolation region is located.
11. The device of claim 1, wherein the or each isolation region comprises a trench filled with dielectric material.
12. The device of claim 1, wherein the first conductivity type is p-type and wherein the second conductivity type is n-type.
13. The device of claim 1, wherein the device is a Radio Frequency (RF) switch device.
14. A method of making a semiconductor switch device, the method comprising: providing a semiconductor substrate having a major surface and a first semiconductor region located in the substrate beneath the major surface, the first semiconductor region having a first conductivity type; depositing and patterning a gate dielectric and a gate electrode material to form an elongate gate on the major surface; forming a source region having a second conductivity type, wherein the source region is located in the first semiconductor region adjacent a first elongate edge of the gate; forming a drain region having the second conductivity type, wherein the drain region is located in the first semiconductor region adjacent a second elongate edge of the gate; forming an isolation region that extends through the source or the drain region from the major surface to the first semiconductor region, and depositing electrical contacts for forming electrical connections to the source region and the drain region, wherein the electrical contacts include at least two contacts located on either the source region or the drain region, wherein said at least two contacts are spaced apart along a direction substantially parallel the elongate edges of the gate, wherein the isolation region is located between said at least two contacts when viewed from above the major surface of the substrate; wherein an edge of each contact located closest the gate is located a distance L.sub.c from the gate; and wherein an edge of the isolation region located closest the gate is located a distance D.sub.ir from the gate, and wherein L.sub.cD.sub.ir.
15. A semiconductor switch device comprising: a semiconductor substrate having a major surface; a first semiconductor region located in the substrate beneath the major surface, the first semiconductor region having a first conductivity type; an elongate gate located on the major surface; a source region having a second conductivity type, wherein the source region is located in the first semiconductor region adjacent a first elongate edge of the gate; a drain region having the second conductivity type, wherein the drain region is located in the first semiconductor region adjacent a second elongate edge of the gate; electrical contacts for forming electrical connections to the source region and the drain region, wherein the electrical contacts include at least two contacts located on either the source region or the drain region, wherein said at least two contacts are spaced apart along a direction substantially parallel the elongate edges of the gate, and an isolation region located between said at least two contacts when viewed from above the major surface of the substrate, wherein the isolation region extends through the source/drain region from the major surface to the first semiconductor region; wherein the electrical contacts include at least two contacts located on the source region and at least two contacts located on the drain region, wherein the at least two contacts on the source region are spaced apart along a direction substantially parallel the elongate edges of the gate, wherein the at least two contacts on the drain region are spaced apart along a direction substantially parallel the elongate edges of the gate, wherein the device comprises an isolation region located between said at least two contacts on the source region when viewed from above the major surface of the substrate, wherein the device comprises an isolation region located between said at least two contacts on the drain region when viewed from above the major surface of the substrate, and wherein each isolation region extends through the source/drain region from the major surface to the first semiconductor region.
16. The device of claim 15, wherein the spacing between the contacts on the source region is substantially equal to the spacing between the contacts on the drain region, and wherein the contacts on the drain region are offset with respect to the contacts on the source region in a direction parallel to the elongate edges of the gate, wherein the offset is substantially equal to half the spacing between the contacts on the source region.
17. The device of claim 15, wherein the spacing between the contacts on the source region is different to the spacing between the contacts on the drain region.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) Embodiments of this disclosure will be described hereinafter, by way of example only, with reference to the accompanying drawings in which like reference signs relate to like elements and in which:
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10)
(11)
(12)
(13)
(14)
DETAILED DESCRIPTION
(15) Embodiments of this disclosure are described in the following with reference to the accompanying drawings.
(16)
(17) The substrate has a major surface 10. Further features of the device are formed on the major surface 10 and in a first semiconductor region 2 of the device located beneath the major surface 10. The first semiconductor region 2 is doped to have a first conductivity type (n-type or p-type conductivity).
(18) A source region 4 and a drain region 6 are located in the first semiconductor region adjacent the major surface 10. The source region 4 and drain region 6 are each provided with respective electrical contacts located on the major surface 10 (not shown in
(19) The device also includes a gate 8 located on the major surface 10. The gate 8 is shown in cross section in
(20) The gate 8 includes a gate dielectric 12 such as an oxide layer located on the major surface between the source region 4 and the drain region 6. The gate 8 also includes a gate electrode 9 located on the gate dielectric 12. The gate electrode 9 may comprise, for example, polysilicon. The gate 8 also includes spacers 18 located on either side of the gate electrode 9. As is known in the art, the source region 4 and drain region 6 may have lightly doped regions 14, 16 which extend beneath the spacers 18.
(21) For simplicity,
(22) In this kind of device, the parasitic junction capacitances associated with the source region 4 (C.sub.sb) and the drain region 6 (C.sub.db) scale with the area of the pn junctions formed at the interfaces between the source region 4 and drain region 6 and the first semiconductor region 2. These areas are indicated schematically in
(23)
(24) The substrate has a major surface 10. As with the example of
(25) A source region 4 and a drain region 6 are located in the first semiconductor region adjacent the major surface 10. The source region 4 and/or drain region 6 may each provided with a plurality of electrical electrical contacts located on the major surface 10 (not shown in
(26) The device also includes a gate 8 located on the major surface 10. The gate 8 is shown in cross section in
(27) The gate 8 may include a gate dielectric 12 such as an oxide layer located on the major surface between the source region 4 and the drain region 6. The gate 8 may also include a gate electrode 9 located on the gate dielectric 12. The gate electrode 9 may comprise, for example, polysilicon. The gate 8 may further include spacers 18 located on either side of the gate electrode 9. In some embodiments, the source region 4 and drain region 6 may have lightly doped regions 14, 16 which extend beneath the spacers 18. The gate 8 may be formed by depositing a dielectric layer on the major surface 10 and then gate electrode material on the dielectric layer to form the gate dielectric 12 and gate electrode 9. The spacers 18 may then deposited on either side of the gate electrode 9. Typically the source region 4 and the drain region 6 may be formed using ion implantation into the first semiconductor region 2 after formation of the gate 8.
(28) For simplicity,
(29) In accordance with an embodiment of this disclosure, one or more isolation regions 20 are provided in the source region 4 and/or in the drain region 6. As will be described below, these isolation regions 20 may be located between the electrical contacts of the source region 4 and/or the drain region 6 when viewed from above the major surface 10 of the substrate. As shown in the cross section view of
(30) As will be described in more detail below, the isolation regions may take the form of islands when viewed from above the major surface 10 of the semiconductor substrate. The introduction of these isolation regions 20 may reduce the area of the pn junctions formed at the interfaces between the source region 4 and drain region 6 and the first semiconductor region 2 (compare the dotted lines 24, 26 with those shown in
(31)
(32) In order to accommodate the isolation regions 20 shown in
(33) In principal, the reduction in overall size of the contacts 44 compared to the use of a monolithic contact 40 of the kind shown in
(34)
(35) The dependence of the two-dimensional spreading resistance R.sub.A*B* on the distance D between the contacts 44 of the device of
(36) While the current spreading effect is described here in the context of a two-dimensional situation, it is noted that in general the current spreading may also take place in the third dimension (i.e. along the direction parallel to the surface normal of the major surface 10). This additional spreading would further reduce the on-state resistance while allowing the introduction of the isolation regions 20, 22 for reducing the parasitic junction capacitances C.sub.sb, C.sub.db.
(37)
(38) By adjusting these parameters, the layout of the device may be chosen such that the value of R.sub.A*B* either approaches or even matches the one-dimensional counterpart R.sub.AB=.Math.L/W described above.
(39) In some embodiments, as shown in, for example,
(40) In some embodiments, L.sub.c may be chosen to be less than D.sub.ir, so that the contacts 44, 46 are closer to the gate 8 than the isolation regions 20. In such embodiments, W.sub.ir may be chosen to match the spacing D between neighbouring contacts (e.g. as per
(41) In other embodiments, W.sub.ir may be chosen so that the width of the isolation region(s) 20 in a direction substantially parallel the elongate edges of the gate 8 is less than the spacing D between the contacts in the same direction. By making the isolation regions 20 narrower than the spaces between the neighbouring contacts 44, 46, further areas may be provided for the current spreading effect.
(42)
(43) In this embodiment, the device includes a single drain finger and two source fingers. The gate includes two interconnected polysilicon fingers 52 which extend between the drain finger and the respective source fingers. As can be seen in
(44) In the present embodiment, the spacing between adjacent source contacts 44 on the source regions and adjacent drain contacts 46 in the drain region is substantially the same. Note that the source contacts 44 and drain contacts 46 are offset (this is most clearly shown in
(45) In other embodiments, the spacing between adjacent contacts 44 on the source region may be different to the spacing between adjacent drain contacts 46 on the drain region. Again, this can allow the backend parasitic capacitance between the electrical connections to these contacts to be reduced.
(46) In other embodiments, the size of the isolation regions and the contacts 44, 46 on either the source and/or drain regions may be different. For instance, it is envisaged that different sized contacts 44 and/or isolation regions 20 may be used in the source region. It is also envisaged that different sized contacts 46 and/or isolation regions 20 may be used in the drain region. It is further envisaged that the contacts 44 and/or isolation regions 20 used in the source region may be of a different size (or sizes) to the contacts 46 and/or isolation regions 20 used in the drain region.
(47) Above the source contacts 44 and drain contacts 46 there may be located a metallisation stack. In this embodiment, the metallisation stack includes three metal layers M1, M2, M3 and two via layers V1, V2 which are located in between the adjacent metal layers in the order M1, V1, M2, V2, M3. The source contacts are interconnected in metal layer M3. The drain contacts are interconnected in a different metal layer, namely metal layer M1. A gate terminal, connected to the polysilicon fingers 52 is, in the present embodiment, also implemented in metal layer M1.
(48)
(49)
(50)
(51)
(52) Accordingly, there has been described a semiconductor switch device and a method of making the same. The device includes a semiconductor substrate having a major surface. The device also includes a first semiconductor region located in the substrate beneath the major surface. The device further includes an elongate gate located on the major surface. The device also includes a source region and a drain region located in the first semiconductor region adjacent respective first and second elongate edges of the gate. The device also includes electrical contacts for the source and drain regions. The contacts include at least two contacts located on either the source region or the drain region, which are spaced apart along a direction substantially parallel the elongate edges of the gate. The device further includes an isolation region located between the at least two contacts. The isolation region extends through the source/drain region from the major surface to the first semiconductor region.
(53) Although particular embodiments of this disclosure have been described, it will be appreciated that many modifications/additions and/or substitutions may be made within the scope of the claims.