Semiconductor device for preventing crack in pad region and fabricating method thereof
10636703 ยท 2020-04-28
Assignee
Inventors
Cpc classification
H01L2924/00014
ELECTRICITY
H01L21/76877
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2224/04042
ELECTRICITY
H01L24/04
ELECTRICITY
H01L23/585
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L23/5226
ELECTRICITY
H01L2924/00
ELECTRICITY
International classification
H01L21/768
ELECTRICITY
H01L23/58
ELECTRICITY
H01L23/522
ELECTRICITY
Abstract
A semiconductor device which prevents a crack from occurring on a pad region is provided. The semiconductor device includes a lower pad, an upper pad which is formed above the lower pad, an insulation layer which is formed between the lower pad and the upper pad, a via net for electrically connecting the lower pad and the upper pad in the insulation layer, the via net having a net shape in which a unit grid is connected with its adjacent unit grids to form a net structure, and at least one via hole for electrically connecting the lower pad and the upper pad in the unit grid of the via net.
Claims
1. A method for fabricating a semiconductor device, the method comprising: forming electronic circuits on a substrate; forming a lower pad on a first insulation layer formed on the electronic circuits; forming a second insulation layer on the lower pad; forming a plurality of unit grids in the second insulation layer to form a via net; and forming an upper pad on the via net, wherein each unit grid has five via holes isolated from each other by the second insulation layer, such that first to fourth via holes are disposed symmetrically with respect to a fifth via hole disposed at a center of each unit grid of the via net, wherein the electronic circuits comprise metal patterns for electrically connecting electronic elements and via holes for connecting the metal patterns in different layers, and wherein the electronic circuits are overlapped with the lower pad.
2. The method as claimed in claim 1, wherein a spacing between via holes in each unit grid of the via net is narrower than a spacing between via holes in the electronic circuits.
3. A method for fabricating a semiconductor device, the method comprising: forming a first insulation layer on a substrate; forming contact plugs in the first insulation layer; forming a first pad and a first metal pattern on the first insulation layer, the first pad and the first metal pattern being connected with respective contact plugs; forming a second insulation layer on the first pad and the first metal pattern; forming a first via net in the second insulation layer, the first via net comprising first unit grids and each of the first unit grids comprising first via holes; forming second via holes connected with the first metal pattern in the second insulation layer, the first and second via holes being simultaneously formed; and forming a second pad and a second metal pattern on the second insulation layer, wherein each of the first unit grids has five via holes isolated from each other by the second insulation layer, such that first to fourth via holes are disposed symmetrically with respect to a fifth via hole disposed at a center of each of the first unit grids of the first via net, and wherein each of the first via holes is surrounded by the second insulation layer.
4. The method as claimed in claim 3, further comprising: forming a third insulation layer on the second pad; forming a second via net in the third insulation layer, the second via net comprising second unit grids and each of the second unit grids comprising third via holes; and forming a top pad on the second via net, wherein each of the third via holes is surrounded by the third insulation layer.
5. A method for fabricating a semiconductor device, the method comprising: forming electronic circuits on a substrate; forming a first insulation layer on the electronic circuits; forming a lower pad on the first insulation layer such that the electronic circuits are overlapped with the lower pad; forming a second insulation layer on the lower pad; forming a via net which has a net shape in which a unit grid is connected with its adjacent unit grids to form a net structure in the second insulation layer; and forming an upper pad on the via net, wherein the unit grid has five via holes isolated from each other by the second insulation layer, such that first to fourth via holes are disposed symmetrically with respect to a fifth via hole disposed at a center of the unit grid of the via net.
6. The method as claimed in claim 5, wherein a spacing between via holes in the unit grid is narrower than a spacing between via holes in the electronic circuits.
7. The method as claimed in claim 5, wherein the unit grid of the via net has a rectangular shape.
8. The method as claimed in claim 5, wherein each of the first to fourth via holes is disposed at respective corners of the unit grid of the via net.
9. The method as claimed in claim 5, wherein the unit grid of the via net is formed to have a circular shape.
10. The method as claimed in claim 5, wherein a conductive metal forming at least one via hole in the unit grid of the via net occupies from approximately 10% to 75% of an entire area of the unit grid.
11. The method as claimed in claim 5, wherein operations of forming the lower pad, the second insulation layer, the via net, and the upper pad are repeated so that the lower pad, the second insulation layer, the via net, and the upper pad are stacked in at least two layers.
12. The method as claimed in claim 5, wherein the electronic circuits are overlapped with the via net and the upper pad, respectively.
13. The method as claimed in claim 5, wherein each of the five via holes is surrounded by the second insulation layer.
14. The method as claimed in claim 5, wherein the unit grid of the via net is formed to have a polygonal shape.
15. The method as claimed in claim 14, wherein the unit grid of the via net is formed to have a shape which is at least one of a triangular, rectangular, hexagonal, and octagonal shapes.
16. The method as claimed in claim 5, wherein the forming the lower pad comprises forming the lower pad on the first insulation layer which is spaced apart from the substrate of the semiconductor device.
17. The method as claimed in claim 16, wherein the electronic circuits are formed on the substrate prior to forming the lower pad.
18. The method as claimed in claim 5, further comprising: forming a third insulation layer on the upper pad; forming a second via net in the third insulation layer; and forming a top pad on the second via net.
19. The method as claimed in claim 18, wherein the top pad comprises an aluminum (Al) and a refractory metal.
20. The method as claimed in claim 19, wherein the refractory metal comprises titanium (Ti) and titanium nitride (TiN) or Ti and titanium tungsten (TiW).
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) The above and/or other aspects of the present disclosure will be more apparent by describing certain present disclosure with reference to the accompanying drawings, in which:
(2)
(3)
(4)
(5)
DETAILED DESCRIPTION
(6) Certain exemplary embodiments are described in greater detail below with reference to the accompanying drawings.
(7) In the following description, like drawing reference numerals are used for the like elements, even in different drawings. The matters defined in the description, such as detailed construction and elements, are provided to assist in a comprehensive understanding of exemplary embodiments. However, exemplary embodiments can be practiced without those specifically defined matters. Also, well-known functions or constructions are not described in detail since they would obscure the application with unnecessary detail.
(8) In order to provide better understanding of the invention, the views illustrating exemplary embodiments are not drawn on an actual scale, and measurements of some elements may be exaggerated. In addition, the positions of a certain layer or regions in the views indicate only relative positions, and the third layer or region may exist between layers or regions.
(9) The terms which indicate relative positions of elements such as above or below represent that an element is located on above or below of another element in contact with another element, but the terms may also represent that an element is located on above or below another element with a third element in between.
(10)
(11) As illustrated in
(12) The semiconductor device 1 may be divided into a pad region 10 which is to be connected to a package and a circuit region 20 where an electronic circuit is formed.
(13) The reference numeral 21 in
(14) A first pad 111 is formed above a substrate 30. A first insulation layer 131 is formed between the first pad 111 and the substrate 30, and the first pad 111 and the substrate 30 may be electrically connected by a contact plug 31. A second pad 112 is formed above the first pad 111, a third pad 113 is formed above the second pad 112, a fourth pad 114 is formed above the third pad 113, a fifth pad 115 is formed above the fourth pad 114, and a sixth pad 116 is formed above the fifth pad 115. The sixth pad 116 which is on top of the pads is exposed to the outside through a pad window 120. Wire-bonding or probing may be performed in the region exposed to the outside through the pad window 120. To perform the wire-bonding, metals such as gold or copper may be used.
(15) A first insulation layer 131 is formed between the substrate 30 and the first pad 111, a second insulation layer 132 is formed between the first pad 111 and the second pad 112, a third insulation layer 133 is formed between the second pad 112 and the third pad 113, a fourth insulation layer 134 is formed between the third pad 113 and the fourth pad 114, a fifth insulation layer 135 is formed between the fourth pad 114 and the fifth pad 115, and a sixth insulation layer 136 is formed between the fifth pad 115 and the sixth pad 116.
(16) A first via net 141 electrically connects the first pad 111 and the second pad 112 in the second insulation layer 132, a second via net 142 electrically connects the second pad 112 and the third pad 113 in the third insulation layer 133, a third via net 143 electrically connects the third pad 113 and the fourth pad 114 in the fourth insulation layer 134, a fourth via net 144 electrically connects the fourth pad 114 and the fifth pad 115 in the fifth insulation layer 135, and a fifth via net 145 electrically connects the fifth pad 115 and the sixth pad 116 in the sixth insulation layer 136.
(17) The protection layer 300 is formed on the sixth insulation layer 136 which is on top of the layers and protects the semiconductor device below.
(18)
(19) As illustrated in
(20) In
(21) While wire-bonding or probing is performed through the pad window 120, external force may be applied to the sixth pad 116, and thus mechanical stress may occur on the pad region 10. As a result, a crack may occur on the insulation layers 131-135 which is composed of fragile dielectric materials. However, as illustrated in
(22) Even if a crack occurs on the insulation layers 131-136, the unit grid 150 of the fifth via net 145 prevents the crack from spreading and the crack stays within the unit grid 150.
(23) In addition, since the fifth via net 145 having a net shape increases via density, adhesive property between the sixth pad 116 and the sixth insulation layer 136 below the sixth pad 116 may be enhanced. Consequently, packaging yield may be also improved.
(24) In this case, the proportions of the conductive metal consisting of the fifth via net 145 and the via hole 160 in the unit grid 150 of the fifth via net 145 may be approximately 10-75% of the entire area of the unit grid 150. If the conductive metal occupies less than approximately 10% of the entire area, the proportions of insulation materials become larger, and thus external force applied during wire-bonding or probing may not be endured. On the other hand, if the conductive metal occupies more than approximately 75% of the entire area, it becomes difficult to pattern the via hole 160 within the unit grid 150. If a plurality of via holes 160a-e are formed in the unit grid 150, which will be explained below with reference to
(25) In the exemplary embodiment, description regarding only the fifth via net 145 is provided. Since the first to the fourth via nets 141-144 have the same structure as the fifth via net 145, description regarding the first to the fourth via nets 141-144 will not be provided.
(26) In
(27)
(28)
(29)
(30)
(31)
(32)
(33) First of all, the first insulation layer 131 and the contact plug 31 are formed on the substrate 30 as illustrated in
(34) Subsequently, the first pad 111 is formed on the contact plug 31 as illustrated in
(35) The second insulation layer 132 may be formed on the first pad 111 as illustrated in
(36) Subsequently, the first via net 141 in the second insulation layer 132 and the via hole in the unit grid of the first via net 141 are formed as illustrated in
(37) The second pad 112 may be formed on the first via net 141 as illustrated in
(38) If the above-mentioned process is repeated, multi-layered structure is formed as illustrated in
(39) The sixth pad 116 which is on top of the multi-layers may be composed of metal such as aluminum and copper. If the sixth pad 116 is composed of aluminum, refractory metal may be additionally formed on top and bottom of the aluminum. Such refractory metal includes Ti, TiN, and TiW. For instance, the sixth pad 116 on top of the multi-layers may be composed of Ti/Al/TiN (top) or Ti/TiN/Al/TiN (top). Since refractory metal is additionally formed on the sixth pad 116 which is exposed to the outside, a crack may be prevented from occurring more effectively.
(40) Subsequently, the protection layer 300 having the pad window 120 is formed on the sixth insulation layer 136 as illustrated in
(41) The semiconductor device 1 according to an exemplary embodiment may be formed following the above process.
(42)
(43) The exemplary embodiment in
(44) In the exemplary embodiment regarding
(45) In the exemplary embodiment regarding
(46) Although a few embodiments of the present invention have been shown and described, it should be appreciated by those skilled in the art that changes may be made in this embodiment without departing from the principles and spirit of the invention, the scope of which is defined in the claims and their equivalents.