METHOD OF MANUFACTURE FOR EMBEDDED IC CHIP DIRECTLY CONNECTED TO PCB
20200120811 ยท 2020-04-16
Inventors
- Haris Basit (San Jose, CA, US)
- Michael Riley Vinson (Sunnyvale, CA, US)
- Steve IKETANI (Sunnyvale, CA, US)
Cpc classification
H05K3/0023
ELECTRICITY
H05K3/04
ELECTRICITY
H05K2203/0716
ELECTRICITY
H05K1/185
ELECTRICITY
H01L21/76831
ELECTRICITY
H05K1/023
ELECTRICITY
H05K3/422
ELECTRICITY
Y10T29/49165
GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
H05K3/425
ELECTRICITY
H01L23/5389
ELECTRICITY
H05K3/465
ELECTRICITY
H01L21/4846
ELECTRICITY
H05K3/429
ELECTRICITY
International classification
H05K3/30
ELECTRICITY
H05K3/04
ELECTRICITY
Abstract
Methods and systems are contemplated for making portions of electrical circuits with embedded electrical components, and the electrical circuits produced thereby. A layer of dielectric material is deposited over a substrate, and a cavity is formed in the dielectric material. An electrical component (e.g., integrated chip, etc.) is deposited in the cavity and covered by a further dielectric material, embedding the electrical component. Another cavity is formed in the further dielectric material, and a catalyst (e.g., electrolytic deposition catalyst, electroless deposition catalyst, etc.) is deposited over the further dielectric material and at least a portion of the electrical component. A conductor is then plated at the catalyst, preferably contacting the I/O ports of the electrical component.
Claims
1. A method for manufacturing a portion of a circuit, comprising: depositing a first layer of dielectric material over a substrate; forming a first cavity in the first layer of dielectric material; depositing an electrical component in the first cavity; depositing a second layer of dielectric material over the electrical component; forming a second cavity in the second layer of dielectric material; depositing a catalyst over the second layer of dielectric material, such that a portion of the catalyst contacts a portion of the electrical component; and depositing a conductor over an exposed portion of the catalyst.
2. The method of claim 1, further comprising: depositing a third layer of dielectric material over the catalyst; and removing a portion of the third layer of dielectric material to form the exposed portion of the catalyst.
3. The method of claim 1, wherein the second cavity exposes at least a portion of the electrical component.
4. The method of claim 1, wherein first layer of dielectric material is photoimageable.
5. The method of claim 1, wherein the cavity is made by one of (i) mechanical ablation, (ii) thermal ablation, or (iii) photolithography.
6. The method of claim 1, wherein the electrical component is selected from the group consisting of an integrated circuit, a resistor, a capacitor, an inductor and a surface mount component.
7. The method of claim 1, wherein the portion of the electrical component is an I/O port.
8. The method of claim 1, wherein the conductor is in direct contact with the electrical component.
9. The method of claim 8, wherein the conductor is in direct contact with an I/O port of the electrical component.
10. The method of claim 1, wherein the step of depositing the second layer of dielectric material over the electrical component embeds the electrical component in dielectric material.
11. The method of claim 1, wherein the first layer of dielectric material has approximately the same thickness as the electrical component.
12. The method of claim 1, further comprising: depositing a plating resist layer over a portion of the catalyst to form the exposed portion of the catalyst.
13. The method of claim 12, further comprising the step of grinding the conductor approximately flush to the second layer of dielectric material.
14. The method of claim 13, further comprising the steps of depositing a second catalyst over the second layer of dielectric material and the conductor, and depositing a second conductor over an exposed portion of the second catalyst.
15. The method of claim 14, further comprising: depositing a third layer of dielectric material over the second layer of catalyst; and removing a portion of the third layer of dielectric material to form the exposed portion of the second catalyst.
16. The method of claim 1, further comprising the steps of: forming a third cavity in the first layer of dielectric material; depositing a second electrical component in the third cavity; depositing the second layer of dielectric material over the second electrical component; forming a fourth cavity in the second layer of dielectric material; depositing the catalyst such that a second portion of the catalyst contacts a portion of the second electrical component; and depositing the conductor over a second exposed portion of the catalyst.
17. The method of claim 16, further comprising: depositing a third layer of dielectric material over the catalyst; and removing a portion of the third layer of dielectric material to form the exposed portion of the catalyst and the second exposed portion of the catalyst.
18. The method of claim 16, wherein the conductor is in direct contact with the electrical component and the second electrical component.
19. The method of claim 16, wherein the second exposed portion of the catalyst contacts an I/O port of the second electrical component.
20. The method of claim 1, further comprising the steps of: forming a third cavity in the second layer of dielectric material; depositing a second electrical component in the third cavity; depositing the catalyst such that a second portion of the catalyst contacts a portion of the second electrical component; and depositing the conductor over a second exposed portion of the catalyst.
21. The method of claim 20, further comprising the steps of: depositing a third layer of dielectric material over the catalyst; and removing a portion of the third layer of dielectric material to form the exposed portion of the catalyst and the second exposed portion of the catalyst.
22. The method of claim 20, wherein the conductor is in direct contact with the electrical component and the second electrical component.
23. The method of claim 20, wherein the second exposed portion of the catalyst contacts an I/O port of the second electrical component.
24. The method of claim 2, further comprising the steps of: removing a portion of the third layer of dielectric material to form a third cavity; depositing a second electrical component in the third cavity; and depositing a fourth layer of dielectric material over the conductor and the second electrical component.
25. The method of claim 24, further comprising the steps of: removing a portion of the fourth layer of dielectric material; depositing a second catalyst over the fourth layer of dielectric material, such that the second catalyst contacts a portion of the conductor and a portion of the second electrical component; and depositing a second conductor over an exposed portion of the second catalyst.
26. The method of claim 25, further comprising the steps of: depositing a fifth layer of dielectric material over the second catalyst; and removing a portion of the fifth layer of dielectric material to form the exposed portion of the second catalyst.
27. A method for manufacturing a portion of a circuit, comprising: depositing a first catalyst on an electrical component; forming a first layer of dielectric material over a portion of the first catalyst; depositing a first conductor over an exposed portion of the first catalyst; depositing a second catalyst over the first layer of dielectric material, wherein a portion of the second catalyst contacts the first conductor; and depositing a second conductor over an exposed portion of the second catalyst.
28. The method of claim 27, further comprising removing a portion of the first layer of dielectric material to form the exposed portion of the first catalyst.
29. The method of claim 27, further comprising: depositing a second layer of dielectric material over the second catalyst; and removing a portion of the second layer of the dielectric material to form the exposed portion of the second catalyst.
30. A method for manufacturing a portion of a circuit, comprising: depositing a first layer of dielectric material over a substrate; forming a first cavity in the first layer of dielectric material; depositing an electrical component in the first cavity; depositing a catalyst over at least a portion of the electrical component and the first layer of dielectric material; and depositing a conductor over an exposed portion of the catalyst.
31. The method of claim 30, further comprising the steps of: depositing a second layer of dielectric material over the electrical component; and removing a portion of the second layer of dielectric material to form the exposed portion of the catalyst.
32. The method of claim 30, wherein the conductor is in direct contact with the electrical component.
33. The method of claim 30, wherein the conduct is in direct contact with an I/O port of the electrical component.
34. A method for manufacturing a portion of a circuit, comprising: depositing a first layer of dielectric material over an electrical component; forming a first cavity in the first layer of dielectric material; depositing a catalyst on the first layer of dielectric material, such that a portion of catalyst contacts a portion of the electrical component; and depositing a conductor over an exposed portion of the catalyst.
35. The method of claim 34, further comprising the steps of: depositing a second layer of dielectric material over the catalyst; and removing a portion of the second layer of dielectric material to form the exposed portion of the catalyst.
36. The method of claim 34, wherein the conductor is in direct contact with the electrical component.
37. The method of claim 34, wherein the conduct is in direct contact with an I/O port of the electrical component.
38. Use of the method of claim 16 to manufacture a portion of a circuit having two electrical components embedded in the same layer of dielectric material.
39. Use of the method of claim 20 to manufacture a portion of a circuit having two electrical components embedded in two adjacent layers of dielectric material.
40. Use of the method of claim 24 to manufacture a portion of a circuit having two electrical components embedded in two different layers of dielectric material.
41. The method of claim 1, wherein the catalyst is selected from the group consisting of palladium, platinum, silver, gold, copper, nickel, cobalt, rhodium, indium, tin, and combinations thereof.
42. The method of claim 1, wherein the catalyst is deposited as a continuous layer.
43. The method of claim 1, wherein the catalyst has a thickness no more than 50 nm.
44. The method of claim 1, wherein the first layer of dielectric material has a thickness no more than 100 m.
45. The method of claim 1, wherein the step of depositing the conductor is accelerated by electrolytic plating.
46. The method of claim 1, further comprising the steps for forming a via hole through the substrate to a port of the electrical component, depositing a second catalyst over the substrate and the port, and depositing a second conductor over an exposed portion of the second catalyst.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0014]
[0015]
[0016]
[0017]
[0018]
[0019]
[0020]
[0021]
DETAILED DESCRIPTION
[0022] The inventive subject matter provides apparatus, systems, and methods for manufacturing portions of a circuit. A first layer of dielectric material, preferably photoimageable, is deposited over a substrate, and a first cavity is formed in the first layer of dielectric material. An electrical component is deposited in the first cavity, and a second layer of dielectric material (e.g., photoimageable) is deposited over the electrical component, preferably embedding the electrical component in the dielectric material. A second cavity is formed in the second layer of dielectric material, and a catalyst (e.g., Pt, Pd, Ag, Au, Cu, Ni, Co, Rh, In, Sn, alloys or combinations thereof, etc) is deposited over the second layer of dielectric material, preferably such that a portion of the catalyst contacts at least a portion of the electrical component. The catalyst is deposited in a layer (optionally continuous layer) that is no more than 50 nm thick, preferably no more than 25 nm thick, more preferably no more than 10 nm thick. A conductor (e.g., Cu, alloys, etc) is deposited (e.g., electroless, electrolytic, etc) over an exposed portion of the catalyst, forming a portion of the circuit. In preferred embodiments, the conductor is in direct contact with the electrical component, for example an I/O port of the component. Depositing or plating the conductor can be optionally accelerated by electrolytic plating.
[0023] In some embodiments, a third layer of dielectric material (e.g., photoimageable) is deposited over the catalyst and a portion of the third layer of dielectric material is removed to form the exposed portion of the catalyst. Viewed from another perspective, the pattern for the circuit is created by removing parts of the third layer of dielectric material to expose catalyst in the shape of the circuit pattern. The second cavity (e.g., circuit pattern) preferably exposes at least a portion of the electrical component, for example an I/O port of the electrical component.
[0024] The cavity, whether first cavity, second cavity, or both, is preferably made by one of mechanical ablation, thermal ablation, or photolithography, but can also be formed by any appropriate methods or techniques. The electrical component is one of an integrated circuit, a resistor, a capacitor, an inductor, or a surface mount component, but combinations thereof or additional components are contemplated.
[0025] It is contemplated that the first layer of dielectric material has approximately the same thickness as the electrical component, for example 100 m, 75 m, 50 m, 25 m, 10 m, or 5 m or less. However, layers of dielectric material that do not contain an electrical component (e.g., layers containing via, through hole, conductor, etc) are typically less thick, for example as thin as 2 m or 1 m.
[0026] In some embodiments, a plating resist layer is deposited over a portion of the catalyst to form the exposed portion of the catalyst. Viewed from another perspective, the plating resist layer covers portions of the catalyst while leaving exposed portions of the catalyst available for plating (e.g., electroless plating) a conductor. The conductor (and optionally the plating resist layer) is ground (e.g., mechanically ground) approximately flush to the second layer of dielectric material. A second catalyst is deposited over the second layer of dielectric material and the conductor, and a second conductor is deposited (e.g., electroless plated) over an exposed portion of the second catalyst. The exposed portion of the second catalyst is typically formed by depositing a third layer of dielectric material over the second layer of catalyst and removing a portion of the third layer of dielectric material to expose portions of the second catalyst. Viewed from another perspective, the circuit pattern is etched out of the third layer of dielectric material to expose catalyst in the shape of the pattern.
[0027] It is contemplated that methods of the inventive subject matter can be used to form parts of circuits with multiple electrical components embedded in dielectric material, whether in the same layer (e.g., first and second electrical components embedded in first layer of dielectric material), in adjacent layers (e.g., first electrical component in first layer, second electrical component in second layer, etc), or in separate non-adjacent layers (e.g., first electrical component in first dielectric material layer, second electrical component in third dielectric material layer, and second layer of dielectric material layer between first and second layers).
[0028] For example, a third cavity is formed in the first layer of dielectric material, a second electrical component is deposited in the third cavity, and the second layer of dielectric material is deposited over the second electrical component. A fourth cavity is formed in the second layer of dielectric material and the catalyst is deposited such that a second portion of the catalyst contacts a portion of the second electrical component. The conductor is deposited over a second exposed portion of the catalyst (e.g., circuit pattern). A third layer of dielectric material can be further deposited over the catalyst, and a portion of the third layer of dielectric material is removed to form the exposed portion of the catalyst and the second exposed portion of the catalyst. In preferred embodiments, the conductor is in direct contact with the both electrical components, more preferably an I/O port.
[0029] In some embodiments, a third cavity is formed in the second layer of dielectric material, a second electrical component is deposited in the third cavity, and the catalyst is deposited such that a second portion of the catalyst contacts a portion of the second electrical component. The conductor is deposited (e.g., electroless plated) over a second exposed portion of the catalyst. The exposed portions of the catalyst can be formed by depositing a third layer of dielectric material over the catalyst and removing a portion of the third layer of dielectric material, thereby forming the exposed portions of catalyst. The conductor is preferably in direct contact with both electrical components, more preferably an I/O port of each component.
[0030] Similarly, a portion of the third layer of dielectric material is removed to form a third cavity, a second electrical component is deposited in the third cavity, a fourth layer of dielectric material is deposited over the conductor and the second electrical component. A portion of the fourth layer of dielectric material is further removed, and a second catalyst is deposited over the fourth layer of dielectric material, such that the second catalyst contacts a portion of the conductor and a portion of the second electrical component. A second conductor is deposited over an exposed portion of the second catalyst. The exposed portion of the second catalyst can be formed by depositing a fifth layer of dielectric material over the second catalyst, and a portion of the fifth layer of dielectric material is removed to form the exposed portions.
[0031] In some embodiments, a portion of a circuit is manufactured by depositing a first catalyst on an electrical component, forming a first layer of dielectric material over a portion of the first catalyst, and depositing a first conductor over an exposed portion of the first catalyst. A second catalyst is deposited over the first layer of dielectric material, such that a portion of the second catalyst contacts the first conductor, and a second conductor is deposited over an exposed portion of the second catalyst. A portion of the first layer of dielectric material can be removed to form the exposed portion of the first catalyst (e.g. circuit pattern, etc). A second layer of dielectric material can also be deposited over the second catalyst, and a portion of the second layer of the dielectric material removed, such that the exposed portion of the second catalyst is formed.
[0032] Further methods for manufacturing a portion of a circuit are contemplated, such as depositing a first layer of dielectric material over a substrate, forming a first cavity in the first layer of dielectric material, and depositing an electrical component in the first cavity. A catalyst is deposited over at least a portion of the electrical component and the first layer of dielectric material, and a conductor is deposited over an exposed portion of the catalyst. A second layer of dielectric material can also be deposited over the electrical component and a portion of the second layer of dielectric material is removed to form the exposed portion of the catalyst. The conductor is preferably in direct contact with the electrical component, more preferably in direct contact with an I/O port of the electrical component.
[0033] It is also contemplated to manufacture a portion of a circuit by depositing a first layer of dielectric material over an electrical component, forming a first cavity in the first layer of dielectric material, and depositing a catalyst on the first layer of dielectric material, such that a portion of catalyst contacts a portion of the electrical component. A conductor also is deposited (e.g., electroless plated) over an exposed portion of the catalyst. The exposed portion of the catalyst can be formed by depositing a second layer of dielectric material over the catalyst and removing a portion of the second layer of dielectric material. The conductor is preferably in direct contact with the electrical component, more preferably an I/O port of the electrical component.
[0034] It is also contemplated that the methods described be applied to the reverse side of the electrical component. For example, a portion of the substrate on which the electrical component rests can be removed to expose additional ports on bottom of the electrical component. A pattern of catalyst can be formed as described, and a conductor plated to form an additional portion of an electrical circuit. Likewise, where the electrical component rests on a layer of dielectric material (e.g., photoimageable), portions of the dielectric layer can be removed and a pattern of catalyst formed to plate a conductor, forming an additional electrical circuit.
[0035] The present invention relates to methods, systems and devices for manufacturing a portion of an electrical circuit having an electrical component.
[0036]
[0037]
[0038]
[0039]
[0040]
[0041]
[0042] It should be appreciated that the described methods could further be applied to assembly 100F to add a portion of an electrical circuit to assembly 100F. For example, a via whole could be made through substrate 110 to expose additional ports on IC 140. Once exposed, an additional catalyst layer is deposited to the exposed additional port of IC 140, a circuit pattern is created over the catalyst layer, and additional conductor can be plated.
[0043]
[0044]
[0045]
[0046]
[0047] It should be appreciated that the described methods could further be applied to assembly 100F to add a portion of an electrical circuit to assembly 200D. For example, a catalyst could be deposited on the underside of IC 210, a pattern of an electrical circuit can formed on the catalyst, and conductor can be plated.
[0048]
[0049]
[0050]
[0051]
[0052]
[0053]
[0054]
[0055]
[0056]
[0057]
[0058]
[0059]
[0060] It should be appreciated that the methods for manufacturing a portion of an electrical circuit as described herein can be used to manufacture portions of electrical circuits comprising multiple electrical components, for example two ICs.
[0061]
[0062]
[0063]
[0064]
[0065]
[0066]
[0067]
[0068] This discussion provides many example embodiments of the inventive subject matter. Although each embodiment represents a single combination of inventive elements, the inventive subject matter is considered to include all possible combinations of the disclosed elements. Thus if one embodiment comprises elements A, B, and C, and a second embodiment comprises elements B and D, then the inventive subject matter is also considered to include other remaining combinations of A, B, C, or D, even if not explicitly disclosed.
[0069] As used herein, and unless the context dictates otherwise, the term coupled to is intended to include both direct coupling (in which two elements that are coupled to each other contact each other) and indirect coupling (in which at least one additional element is located between the two elements). Therefore, the terms coupled to and coupled with are used synonymously.
[0070] In some embodiments, the numbers expressing quantities of ingredients, properties such as concentration, reaction conditions, and so forth, used to describe and claim certain embodiments of the invention are to be understood as being modified in some instances by the term about. Accordingly, in some embodiments, the numerical parameters set forth in the written description and attached claims are approximations that can vary depending upon the desired properties sought to be obtained by a particular embodiment. In some embodiments, the numerical parameters should be construed in light of the number of reported significant digits and by applying ordinary rounding techniques. Notwithstanding that the numerical ranges and parameters setting forth the broad scope of some embodiments of the invention are approximations, the numerical values set forth in the specific examples are reported as precisely as practicable. The numerical values presented in some embodiments of the invention may contain certain errors necessarily resulting from the standard deviation found in their respective testing measurements.
[0071] Unless the context dictates the contrary, all ranges set forth herein should be interpreted as being inclusive of their endpoints, and open-ended ranges should be interpreted to include only commercially practical values. Similarly, all lists of values should be considered as inclusive of intermediate values unless the context indicates the contrary.
[0072] As used in the description herein and throughout the claims that follow, the meaning of a, an, and the includes plural reference unless the context clearly dictates otherwise. Also, as used in the description herein, the meaning of in includes in and on unless the context clearly dictates otherwise.
[0073] All methods described herein can be performed in any suitable order unless otherwise indicated herein or otherwise clearly contradicted by context. The use of any and all examples, or exemplary language (e.g. such as) provided with respect to certain embodiments herein is intended merely to better illuminate the invention and does not pose a limitation on the scope of the invention otherwise claimed. No language in the specification should be construed as indicating any non-claimed element essential to the practice of the invention.
[0074] Groupings of alternative elements or embodiments of the invention disclosed herein are not to be construed as limitations. Each group member can be referred to and claimed individually or in any combination with other members of the group or other elements found herein. One or more members of a group can be included in, or deleted from, a group for reasons of convenience and/or patentability. When any such inclusion or deletion occurs, the specification is herein deemed to contain the group as modified thus fulfilling the written description of all Markush groups used in the appended claims.
[0075] It should be apparent to those skilled in the art that many more modifications besides those already described are possible without departing from the inventive concepts herein. The inventive subject matter, therefore, is not to be restricted except in the spirit of the appended claims. Moreover, in interpreting both the specification and the claims, all terms should be interpreted in the broadest possible manner consistent with the context. In particular, the terms comprises and comprising should be interpreted as referring to elements, components, or steps in a non-exclusive manner, indicating that the referenced elements, components, or steps may be present, or utilized, or combined with other elements, components, or steps that are not expressly referenced. Where the specification claims refers to at least one of something selected from the group consisting of A, B, C . . . and N, the text should be interpreted as requiring only one element from the group, not A plus N, or B plus N, etc.