Semiconductor integrated circuit
10591532 ยท 2020-03-17
Assignee
Inventors
Cpc classification
H01L27/0266
ELECTRICITY
H01L21/822
ELECTRICITY
G01R31/085
PHYSICS
G01R31/2853
PHYSICS
H01L27/06
ELECTRICITY
H01L27/0285
ELECTRICITY
International classification
G01R31/00
PHYSICS
H01L21/822
ELECTRICITY
G01R31/08
PHYSICS
H01L27/02
ELECTRICITY
H01L27/06
ELECTRICITY
Abstract
A semiconductor integrated circuit of the present disclosure includes: first power and second power supply lines that are coupled to a protected circuit; a third power supply line that is supplied with a voltage different from voltages supplied to the first and second power supply lines; a detection circuit that is coupled between the first and second power supply lines and detects a surge occurring in the first power supply line; an inverter circuit that includes one or more inverters coupled in series, and is coupled between the first and second power supply lines; a protection transistor that is coupled between the first and second power supply lines, and is controlled by an output of the detection circuit to cause the surge to flow through the second power supply line; and a time constant circuit that is coupled to at least the third power supply line and the protection transistor.
Claims
1. A semiconductor integrated circuit, comprising: a first power supply line and a second power supply line that are coupled to a protected circuit; a third power supply line that is supplied with a voltage different from respective voltages supplied to the first power supply line and second power supply line; a detection circuit that is coupled between the first power supply line and the second power supply line and detects a surge occurring in the first power supply line; an inverter circuit that includes one or more inverters coupled in series, and is coupled between the first power supply line and the second power supply line; a protection transistor that is coupled between the first power supply line and the second power supply line, and is controlled by an output of the detection circuit to cause the surge to flow through the second power supply line; and a time constant circuit that is coupled to at least the third power supply line and the protection transistor, wherein the time constant circuit includes a capacitor and a resistor, and the resistor includes a first end coupled to the third power supply line.
2. The semiconductor integrated circuit according to claim 1, wherein the capacitor includes a first end and a second end, the first end being coupled to an output end of the inverter circuit, and the second end being coupled to a gate terminal of the protection transistor and a second end of the resistor, and the second end of the resistor is coupled to the second end of the capacitor and the gate terminal of the protection transistor.
3. The semiconductor integrated circuit according to claim 1, wherein the capacitor includes a first end and a second end, the first end being coupled to the first power supply line, and the second end being coupled to a back gate terminal of the protection transistor and a second end of the resistor, and the second end of the resistor is coupled to the second end of the capacitor and the back gate terminal of the protection transistor.
4. A semiconductor integrated circuit, comprising: a first power supply line and a second power supply line that are coupled to a protected circuit; a third power supply line that is supplied with a voltage different from respective voltages supplied to the first power supply line and second power supply line; a detection circuit that is coupled between the first power supply line and the second power supply line and detects a surge occurring in the first power supply line; an inverter circuit that includes one or more inverters coupled in series, and is coupled between the first power supply line and the second power supply line; a protection transistor that is coupled between the first power supply line and the second power supply line, and is controlled by an output of the detection circuit to cause the surge to flow through the second power supply line; and a time constant circuit that is coupled to at least the third power supply line and the protection transistor, wherein the protection transistor is an n-channel metal-oxide semiconductor transistor, the first power supply line is supplied with a positive voltage, the second power supply line is supplied with a ground voltage, and the third power supply line is supplied with a negative voltage.
5. A semiconductor integrated circuit, comprising: a first power supply line and a second power supply line that are coupled to a protected circuit; a third power supply line that is supplied with a voltage different from respective voltages supplied to the first power supply line and second power supply line; a detection circuit that is coupled between the first power supply line and the second power supply line and detects a surge occurring in the first power supply line; an inverter circuit that includes one or more inverters coupled in series, and is coupled between the first power supply line and the second power supply line; a protection transistor that is coupled between the first power supply line and the second power supply line, and is controlled by an output of the detection circuit to cause the surge to flow through the second power supply line; and a time constant circuit that is coupled to at least the third power supply line and the protection transistor, wherein the protection transistor is a p-channel metal-oxide semiconductor transistor, the first power supply line is supplied with a first positive voltage, the second power supply line is supplied with a ground voltage, and the third power supply line is supplied with a second positive voltage that is higher than the first positive voltage.
6. The semiconductor integrated circuit according to claim 1, wherein a first voltage is supplied to the first power supply line, a second voltage is supplied to the second power supply line, and a third voltage is supplied to the third power supply line, wherein each of the first, second and third voltages is different from each other, and wherein the third voltage is lower than the first and second voltages.
Description
BRIEF DESCRIPTION OF DRAWINGS
(1)
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10)
DESCRIPTION OF EMBODIMENTS
(11) Some embodiments of the present disclosure are described in detail below with reference to drawings. Note that description is given in the following order. 0. Explanation of ESD Protection Circuit (
0. Explanation of ESD Protection Circuit
(12) First, a configuration and issues of an ESD protection circuit that is a comparative example with respect to a semiconductor integrated circuit according to the present disclosure are described.
0.1 Configuration
0.1.1 Configuration of First Comparative Example
(13)
(14) The ESD protection circuit 100 illustrated in
(15) The ESD protection circuit 100 further includes, between the power supply wiring 2 and the reference voltage wiring 3, an inverter circuit 4, a protection transistor 5, and a detection circuit 8.
(16) The protection transistor 5 transfers a high-voltage pulse that is generated in the power supply wiring 2 caused by ESD, to the reference voltage wiring 3. The protection transistor 5 may be configured of, for example, an NMOS transistor, and have a drain terminal that is coupled to the power supply wiring 2 and a source terminal that is coupled to the reference voltage wiring 3.
(17) The detection circuit 8 configures an RC series circuit that includes a detection resistor Ra and a detection capacitor Ca.
(18) The inverter circuit 4 includes one or more inverters each having a CMOS configuration. An example of a three stage configuration in which a first inverter Inv1, a second inverter Inv2, and a third inverter Inv3 are coupled in series is illustrated in
(19) The ESD protection circuit 100 is so designed as not to react, for example, normal rising and fluctuation of a potential of the power supply wiring 2 with use of a time constant obtained from the detection resistor Ra and the detection capacitor Ca. When the potential of the power supply wiring 2 is intentionally raised as in normal power-on, the rising speed of a pulse thereof is lower than that when an ESD surge occurs. Therefore, a potential VRC of the node that couples the detection resistor Ra to the detection capacitor Ca rises without being delayed from rising of the potential of the power supply wiring 2.
(20) In contrast, when a pulse of a frequency higher than the frequency estimated in the normal operation (for example, an ESD surge) is applied to the power supply wiring 2, the potential VRC of the node that couples the detection resistor Ra to the detection capacitor Ca rises behind rising of the potential of the power supply wiring 2. A potential in a human body model (HBM) that is a representative model of the ESD rises in an extremely short time such as several hundreds of nanoseconds, and the time constant of the detection circuit 8 is determined such that the above-described potential VRC rises by rising of a potential of such a high frequency behind rising of the potential of the power supply wiring 2.
(21) When the potential VRC rises behind rising of the potential of the power supply wiring 2, a positive pulse generated in the inverter circuit 4 is applied to the gate of the protection transistor 5 until the potential VRC reaches a threshold of the inverters of the inverter circuit 4. As a result, the protection transistor 5 is on during time defined by the positive pulse, which transfers the ESD surge from the power supply wiring 2 to the reference voltage wiring 3. This protects an internal circuit that serves as a protected circuit coupled between the power supply wiring 2 and the reference voltage wiring 3, from the ESD surge.
(22) When the potential VRC reaches the threshold of the inverters of the inverter circuit 4, the application of the positive pulse to the gate of the protection transistor 5 is terminated. This turns off the protection transistor 5 rapidly. The ESD protection circuit 100 detects the ESD surge with use of the detection circuit 8 that is configured of the RC series circuit in such a manner, thereby responding a detection result of the detection circuit 8 to rapidly remove the ESD surge from the power supply wiring 2.
(23) It is necessary for the operation of the ESD protection circuit 100 to satisfy demands under the following situations (1) and (2).
(24) (1) During Normal Operation (Without Surge Application)
(25) Here, during normal operation (without surge application) indicates an operation state in which potential variation of the power supply wiring 2 is scheduled during the normal operation but the surge that is large enough to turn on the protection transistor 5 is not applied to the power supply wiring 2. The scheduled potential variation of the power supply wiring 2 indicates potential variation at start-up and shut-down of a power supply, and potential variation in which the potential of the power supply wiring 2 is fluctuated with a small amplitude caused by circuit operation.
(26) When the power supply wiring 2 is retained at the power supply voltage VDD, the detection capacitor Ca is in a high impedance state. Therefore, the potential VRC of the node that couples the detection resistor Ra to the detection capacitor Ca becomes substantially H (VDD) level. The potential of the H level is applied to an input of a first inverter Inv1 that is a first stage of the three inverters, and an output of the first inverter Inv1 accordingly becomes L (VSS) level. The output (L level) of the first inverter Inv1 determines respective outputs of the second and third inverters Inv2 and Inv3. At this time, the output of the second inverter Inv2 become H level, and the output of the third inverter Inv3 becomes L level.
(27) Accordingly, a channel of the protection transistor 5 is closed because the gate of the protection transistor 5 at this time is at the L (VSS) level. This prevents a current from flowing from the power supply wiring 2 supplied with the power supply voltage VDD to the reference voltage wiring 3 supplied with the reference voltage VSS.
(28) (2) When an ESD Surge is Applied during Assembling Work
(29) An ESD examination is typically performed in this situation. During assembling work, normally, only the reference voltage wiring 3 is often coupled to a reference potential (for example, a ground voltage) for electrostatic countermeasure. In contrast, the VDD terminal 2T to which the power supply wiring 2 is coupled is not wired. At this time, the gate potential of the protection transistor 5 is uncertain (for example, floating) because power is not supplied to each of the inverters.
(30) When the ESD surge is suddenly applied to the VDD terminal 2T in this state, the inverter circuit 4 and the protection transistor 5 becomes operable for a short time with use of the ESD surge in place of the power supply voltage VDD. In this case, the protection transistor 5 is turned on for a short time even during the assembling work, which allows for ESD surge removal.
0.1.2 Configuration of Second Comparative Example
(31)
(32) In the ESD protection circuit 101 of
(33) In the ESD protection circuit 101, each of the first, second, and third inverters Inv1, Inv2, and Inv3 of the inverter circuit 4 is configured of a PMOS transistor 4P and an NMOS transistor 4N that are coupled in series between the power supply wiring 2 and the reference voltage wiring 3. A gate common to the PMOS transistor 4P and the NMOS transistor 4N of the first inverter Inv1 in the first stage is coupled between the detection resistor Ra and the detection capacitor Ca. Further, a drain common to the PMOS transistor 4P and the NMOS transistor 4N of the first inverter Inv1 is coupled to an input end of the second inverter Inv2 in the next stage. The second and third inverters Inv2 and Inv3 each have a configuration substantially similar to the configuration of the first inverter Inv1. An output end of the third inverter Inv3 in the final stage is coupled to the gate terminal of the protection transistor 5.
(34) In the ESD protection circuit 101, a source terminal of the NMOS transistor 4N of only the third inverter Inv3 in the final stage is coupled to a third power supply line 7 different from the reference voltage wiring 3.
(35) The third power supply line 7 is wiring to supply a negative voltage (VS), and may be coupled to an unillustrated external terminal (VS terminal). Note that, when the protected circuit 6 is a circuit that uses the same negative voltage (VS), the ESD protection circuit 101 may preferably share the third power supply line 7 with the protected circuit 6. In addition, when the negative voltage (VS) is generated from, for example, the power supply voltage VDD in the semiconductor integrated circuit, the external terminal is unnecessary.
(36) A leak current of the protection transistor 5 during the above-described normal operation (1) becomes an issue in the configuration of the ESD protection circuit 100 of
(37) To reduce the off-leak current, the source terminal of the NMOS transistor 4N of only the third inverter Inv3 in the final stage is biased with the negative voltage (VS) that is lower than the reference voltage VSS, in the ESD protection circuit 101 of
(38) In the ESD protection circuit 101, the voltage of the third power supply line 7 is set independently of the reference voltage wiring 3 during the above-described normal operation (without surge application) (1). This reduces the off-leak current of the protection transistor 5. For example, the negative voltage (VS) is supplied to the third power supply line 7. In this case, the NMOS transistor 4N of the third inverter Inv3 in the final stage applies the negative voltage (VS) to the gate of the protection transistor 5 during the operation of the third inverter Inv3. The off-leak current of the protection transistor 5 is reduced when the negative voltage (VS) is applied, as compared with when the reference voltage VSS (normally, 0 V) is applied as with the ESD protection circuit 100 of
0.2 Issues
(39) As mentioned above, in the ESD protection circuit 101 of
(40) In the ESD protection circuit 101 of
1. First Embodiment
(41) Next, a first embodiment of the present disclosure is described. In the following, description of portions including configurations and operation similar to those of the circuits illustrated in
1.1 Configuration and Operation
(42)
(43) In the circuit example of
(44) The ESD protection circuit 1 of
(45) In the ESD protection circuit 1 of
(46) An example in which the inverter circuit 4 is configured of one stage of only the first inverter Inv1 is illustrated in the ESD protection circuit 1 of
(47) The ESD protection circuit 1 of
(48) In the ESD protection circuit 1, the protection transistor 5 may be an NMOS transistor. The positive voltage as the power supply voltage VDD may be supplied to the power supply wiring 2, the ground voltage as the reference voltage VSS may be supplied to the reference voltage wiring 3, and the negative voltage (VS) may be supplied to the third power supply line 7.
(49) In the ESD protection circuit 1 of
(50)
(51) In the ESD protection circuit 1 of
1.2 Effects
(52) As mentioned above, the present embodiment makes it possible to reduce the off-leak current of the protection transistor 5, and to achieve low power consumption during the normal operation while maintaining the ESD protection function. For example, the present embodiment makes it possible to suppress the power consumption to 1/10 or less, as compared with the ESD protection circuit 100 of
(53) In addition, it is sufficient to perform wiring processing of simply adding the time constant circuit 9 to the ESD protection circuit 100 of
(54) Note that the effects described in the present specification are illustrative and non-limiting. Effects achieved by the technology may be effects other than those described above. The same applies to other embodiments and modifications described below.
1.3 Modifications
(55) Next, modifications of the first embodiment are described. In the following, description of portions including configurations and operation similar to those of the circuits illustrated in
1.3.1 First and Second Modifications
(56) In the semiconductor integrated circuit illustrated in
(57)
(58) The semiconductor integrated circuit illustrated in
(59) Other configurations and operation may be substantially similar to those of the semiconductor integrated circuit illustrated in
(60)
(61) The semiconductor integrated circuit illustrated in
(62) The semiconductor integrated circuit illustrated in
(63) Other configurations and operation may be substantially similar to those of the semiconductor integrated circuit illustrated in
1.3.2 Third Modification
(64)
(65) The semiconductor integrated circuit illustrated in
(66) The inverter circuit 4 may have a configuration in which the first and second inverters Inv1 and Inv2 are coupled in series to each other. In this case, the output end of the second inverter Inv2 in the final stage may serve as the output end of the inverter circuit 4. Therefore, one end of the capacitor Cb in the time constant circuit 9 may be coupled to the output end of the second inverter Inv2.
(67) In the ESD protection circuit 1C, a first positive voltage as the power supply voltage VDD may be supplied to the power supply wiring 2, the ground voltage as the reference voltage VSS may be supplied to the reference voltage wiring 3, and a second positive voltage VD that is higher than the first positive voltage may be supplied to the third power supply line 7.
(68) The other configurations and operation may be substantially similar to those of the semiconductor integrated circuit illustrated in
2. Second Embodiment
(69) Next, a second embodiment of the present disclosure is described. In the following, description of portions including configurations and operation similar to those in the above-described first embodiment is appropriately omitted.
(70)
(71) The semiconductor integrated circuit illustrated in
(72) In the semiconductor integrated circuit illustrated in
(73) Further, the output end of the inverter circuit 4 may be coupled to the gate terminal of the protection transistor 5. In the ESD protection circuit 1D, the protection transistor 5 may be the NMOS transistor. The positive voltage as the power supply voltage VDD may be supplied to the power supply wiring 2, the ground voltage as the reference voltage VSS may be supplied to the reference voltage wiring 3, and the negative voltage (VS) may be supplied to the third power supply line 7. The other configurations may be substantially similar to those of the semiconductor integrated circuit illustrated in
(74)
(75) Even in the ESD protection circuit 1D of the present embodiment, the off-leak current of the protection transistor 5 is reduced during the above-described normal operation (without surge application) (1). Since the negative voltage (VS) is supplied to the third power supply line 7, the negative voltage is applied to the back gate terminal of the protection transistor 5. This increases a threshold voltage Vth of the protection transistor 5. Therefore, the characteristic graph of the gate voltage Vg versus the drain current Id is entirely decreased and the off-leak-current is reduced, as illustrated in
3. Other Embodiments
(76) The technology of the present disclosure is not limited to the description of the above-described embodiments, and may be variously modified.
(77) The present technology may have any of the following configurations, for example.
(78) (1)
(79) A semiconductor integrated circuit, including: a first power supply line and a second power supply line that are coupled to a protected circuit;
(80) a third power supply line that is supplied with a voltage different from respective voltages supplied to the first power supply line and second power supply line;
(81) a detection circuit that is coupled between the first power supply line and the second power supply line and detects a surge occurring in the first power supply line;
(82) an inverter circuit that includes one or more inverters coupled in series, and is coupled between the first power supply line and the second power supply line;
(83) a protection transistor that is coupled between the first power supply line and the second power supply line, and is controlled by an output of the detection circuit to cause the surge to flow through the second power supply line; and
(84) a time constant circuit that is coupled to at least the third power supply line and the protection transistor.
(85) (2)
(86) The semiconductor integrated circuit according to (1), wherein the time constant circuit includes a capacitor and a resistor, and the resistor has one end coupled to the third power supply line.
(87) (3)
(88) The semiconductor integrated circuit according to (2), wherein
(89) the capacitor has one end and the other end, the one end being coupled to an output end of the inverter circuit, and the other end being coupled to a gate terminal of the protection transistor and the other end of the resistor, and
(90) the other end of the resistor is coupled to the other end of the capacitor and the gate terminal of the protection transistor.
(91) (4)
(92) The semiconductor integrated circuit according to (2), wherein
(93) the capacitor has one end and the other end, the one end being coupled to the first power supply line, and the other end being coupled to a back gate terminal of the protection transistor and the other end of the resistor, and
(94) the other end of the resistor is coupled to the other end of the capacitor and the back gate terminal of the protection transistor.
(95) (5)
(96) The semiconductor integrated circuit according to any one of (1) to (4), wherein
(97) the protection transistor is an n-channel metal-oxide semiconductor transistor,
(98) the first power supply line is supplied with a positive voltage,
(99) the second power supply line is supplied with a ground voltage, and
(100) the third power supply line is supplied with a negative voltage.
(101) (6)
(102) The semiconductor integrated circuit according to any one of (1) to (4), wherein
(103) the protection transistor is a p-channel metal-oxide semiconductor transistor,
(104) the first power supply line is supplied with a first positive voltage,
(105) the second power supply line is supplied with a ground voltage, and
(106) the third power supply line is supplied with a second positive voltage that is higher than the first positive voltage.
(107) This application is based upon and claims the benefit of priority of the Japanese Patent Application No. 2014-247067 filed in the Japan Patent Office on Dec. 5, 2014, the entire contents of which are incorporated herein by reference.
(108) It should be understood by those skilled in the art that various modifications, combinations, sub-combinations, and alterations may occur depending on design requirements and other factors insofar as they are within the scope of the appended claims or the equivalents thereof.