Systems and methods for releveled bump planes for chiplets
20190393190 ยท 2019-12-26
Assignee
Inventors
- Javier A. DeLaCruz (San Jose, CA)
- Belgacem Haba (Saratoga, CA, US)
- Cyprian Emeka Uzoh (San Jose, CA)
- Rajesh Katkar (Milpitas, CA, US)
- Ilyas Mohammed (Santa Clara, CA, US)
Cpc classification
H01L2224/12105
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L2224/1403
ELECTRICITY
H01L2224/80948
ELECTRICITY
H01L2224/131
ELECTRICITY
H01L2224/034
ELECTRICITY
H01L24/20
ELECTRICITY
H01L2224/034
ELECTRICITY
H01L2225/06513
ELECTRICITY
H01L24/80
ELECTRICITY
H01L2224/0345
ELECTRICITY
H01L2225/06517
ELECTRICITY
H01L2224/80895
ELECTRICITY
H01L2224/131
ELECTRICITY
H01L2224/1191
ELECTRICITY
H01L2224/05686
ELECTRICITY
H01L2225/06524
ELECTRICITY
H01L2224/80
ELECTRICITY
H01L2224/119
ELECTRICITY
H01L2224/03912
ELECTRICITY
H01L2224/119
ELECTRICITY
H01L2225/06544
ELECTRICITY
H01L2225/06541
ELECTRICITY
H01L25/0652
ELECTRICITY
H01L2224/9202
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2224/80896
ELECTRICITY
H01L2224/08225
ELECTRICITY
H01L2225/06555
ELECTRICITY
H01L25/50
ELECTRICITY
H01L23/3171
ELECTRICITY
H01L23/5389
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L2224/1184
ELECTRICITY
H01L2224/80
ELECTRICITY
H01L24/19
ELECTRICITY
H01L2224/1191
ELECTRICITY
H01L2224/1148
ELECTRICITY
H01L23/3185
ELECTRICITY
H01L2224/0345
ELECTRICITY
H01L2224/13022
ELECTRICITY
H01L2224/1184
ELECTRICITY
H01L2224/04105
ELECTRICITY
H01L2224/05686
ELECTRICITY
H01L2224/08146
ELECTRICITY
H01L2224/92244
ELECTRICITY
H01L2224/05576
ELECTRICITY
International classification
Abstract
An integrated circuit and a method for designing an IC wherein the base or host chip is bonded to smaller chiplets via DBI technology. The bonding of chip to chiplet creates an uneven or multi-level surface of the overall chip requiring a releveling for future bonding. The uneven surface is built up with plating of bumps and subsequently releveled with various methods including planarization.
Claims
1. A method for producing a chip configured to be stacked comprising: obtaining a chip configured to be stacked having a front surface and a back surface and a plurality of side surfaces; obtaining a plurality of chiplets configured to be bonded to the chip having a plurality of through silicon vias for interconnections between the chip and an external surface of the chiplet and having a front chiplet surface and a back chiplet surface and a plurality of side chiplet surfaces; bonding the chiplets to the chip such that a new outer surface is formed having at least more than one level; patterning and exposing a first photo resist layer over the bonded chip and chiplets such that a plurality of openings are created in the photo resist layer exposing the through silicon via interconnects and a plurality of interconnects on the chip surface; plating a plurality of posts such that the posts are disposed in the plurality of openings; releveling the plurality of bumps such that the at least more than one level is reconfigured to be a single level.
2. The method of claim 1 further comprising: applying a passivation to the surface of the chip and chiplets; and Removing the passivation from all the covered surfaces except the plurality of side chiplet surfaces thereby protecting the side surfaces from exposure to further metallic processing.
3. The method of claim 2 further comprising: Applying a seed layer after the patterning and exposing of the photo resist layer.
4. The method of claim 3 wherein the seed layer is removed after the application of the solder cap to the plurality of bumps.
5. The method of claim 1 wherein the photo resist layer is removed after the application of the solder cap.
6. The method of claim 1 wherein a second photo resist layers are patterned and exposed.
7. The method of claim 6 wherein the first photo resist layer is removed prior to the application of the solder cap and wherein the second photo resist layer is removed after the application of the solder cap.
8. The method of claim 1 further comprising; applying a mold layer over the surfaces of the chip and chiplets prior the releveling of the plurality of bumps.
9. The method of claim 8 wherein the mold layer is selected from a group consisting of compression molding, vacuum molding, and transfer molding.
10. The method of claim 8 wherein the mold layer is selected from a group consisting of epoxy and silicone.
11. The method of claim 8 further comprising the application of an additional layer selected from a group consisting of redistribution and repassivation.
12. The method of claim 1 further comprising; applying a permanent layer over the chip and plurality of chiplets after the chiplets have been bonded to the chip.
13. The method of claim 1 wherein the first photo resist layer is patterned and exposed in such a manner that the exposed openings on the chip level are larger than the openings on the chiplet level, such that as the plating of the posts in the plurality of openings results in larger posts on the chip level than on the chiplet level such that the plating results in a single level that may not require additional releveling.
14. The method of claim 1 wherein the chiplets are configured in a manner comprising elements selected from a group consisting of SerDes, Memory, and parallel interface chips.
15. The method of claim 1 further comprising applying a solder cap to the plurality of bumps.
16. A stackable chip comprising: An individual chip having a front surface and a back surface and a plurality of side surfaces wherein the front surface comprises a plurality of interconnects; A plurality of chiplets bonded to the chip having a plurality of through silicon vias for interconnections between the chip and an external surface of the chiplet and having a front chiplet surface and a back chiplet surface and a plurality of side chiplet surfaces; A plurality of plated posts disposed on the front surface of chip and the front surface of the plurality of chiplets wherein the posts are configured to connect to the plurality of through silicon vias of the chiplets and the interconnects of the chips and wherein the plurality of plated posts have been relevelled creating a single level across the upper portion of the stackable chip; and A solder cap disposed on the plurality of plated posts.
17. The stackable chip of claim 16 wherein the chiplets are configured in a manner comprising elements selected from a group consisting of SerDes, Memory, and parallel interface chips.
18. The stackable chip of claim 16 further comprising a permanent layer disposed over the top surface of the chip and the top surface of the plurality of bonded chiplets.
19. The stackable chip of claim 16 further comprising a mold layer disposed over the top surface of the chip and the top surface of the plurality of bonded chiplets.
20. The stackable chip of claim 19 wherein the mold layer is selected from a group consisting of epoxy and silicone.
21. The stackable chip of claim 16 further comprising an additional layer disposed between the plurality of posts and the solder cap wherein the additional layer is selected from a group consisting of redistribution and repassivation.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0028] The description will be more fully understood with reference to the following figures, which are presented as various embodiments of the disclosure and should not be construed as a complete recitation of the scope of the disclosure, wherein:
[0029]
[0030]
[0031]
[0032]
[0033]
[0034]
[0035]
[0036]
[0037]
[0038]
[0039]
[0040]
DETAILED DESCRIPTION
[0041] The present disclosure may be understood by reference to the following detailed description, taken in conjunction with the drawings as described below. It is noted that, for purposes of illustrative clarity, certain elements in various drawings may not be drawn to scale.
[0042] The configuration of various levels of a stacked integrated circuit including methods for producing such are described herein. In accordance with many embodiments chiplets are bonded to a chip with DBI technology having fine pitch interconnects and TSVs wherein a bump plane is created and releveled creating a single level bump plane for additional boding of layers.
[0043] Integrated circuit design generally deals with the creation of electrical components and the design and placement of such components onto a platform such as a silicon wafer. The design and layout of the electrical components is performed in such a way as to create functional blocks designed to perform certain processes of the integrated circuit. For example, some blocks may be a complex layout comprising a core of a processor; others may serve as controllers such as memory or graphics controllers, while others may be advanced SerDes Blocks. In other examples, the blocks can be as simple as amplifiers or gain blocks that may serve as attenuators or amplifiers. In some instances, the blocks may also comprise various types of passive elements such as resistors, capacitors and/or inductors that form the basis of an analog circuit. The analog circuit may be one type of circuit used in the design process wherein the layout of the various elements may be in series or parallel according to the overall function and physical constraints of the system. Moreover, such elements may use a heterogeneous processes which combines different foundry nodes and/or technologies such as Silicon Germanium (SiGe), Gallium Arsenide (GaAs), etc. The blocks may be considered the building blocks of an integrated circuit and each one is a carefully mapped out plan of transistors, resistors, capacitors and metallic interconnects forming the functional blocks of the IC design.
[0044] The demand for smaller, higher performing, and higher capacity components affects the design of the overall IC. IC design is mapped out in functional blocks. The functional blocks often include but are not limited to cores, memory controllers, processor controllers, parallel interface chips, and in some cases SerDes blocks. SerDes block is a configured portion of an IC in which a large number of parallel paths on the input end and converts them to a smaller number of high speed communication paths on the output end. SerDes blocks can take up large portions of a silicon substrate and require the placement on an advanced portion of the IC node. This is also true for other complex blocks in the IC. Furthermore, as the size of the IC decreases the IP design of the SerDes block and other advanced blocks can be affected such that the blocks become highly sensitive to rotational placement. In other words, as the size of the IC decreases and room becomes limited an advanced block cannot just be rotated to fit the space because the IP design on one side will not be equivalent to that on the other side. The rotational sensitivity increases the number of designs required per IC, which can increase costs if designers have to maintain multiple designs for various rotational positions.
[0045] The bonding of layers of an IC has become an important aspect of the industry as the complexity of design increases and manufactures are looking for ways to improve efficiency of the product. An approach to bond layers of an IC is taught in U.S. Pat. No. 6,962,835 to Tong et al., which is incorporated herein by reference in its entirety. As taught by Tong a method of bonding layers known as Direct Bond Interconnect (DBI) allows for layers to be bonded with an extremely fine pitch. Pitch refers to the ratio of thickness and distance between interconnects.
[0046] DBI technology is enhancing the ability to improve the design of integrated circuits through the use of chiplets. As technology developed with regards to integrated circuit design, blocks may have been contained in individualized chiplets or die that were fit into a larger system called multi-chip modules or System in Package (SIP). As the technology improved the individual chiplets were replaced with system on chip (SOC) design as analog and digital content (mixed signal) could be integrated into a single chip. With further improvements, including DBI technology, interconnects now have the capability of equaling the density of the SOC connections.
[0047] The use of chiplets allows for advanced blocks such as SerDes to be removed from the main body of the IC chip and still serve as a functional block of the overall IC. This is an improvement over past chip designs because it increases the available space on the chip for other functional blocks while still maintaining the advanced blocks necessary for the ever-increasing demand. However, the DBI technology with the use of chiplets generates an issue with respect to the bump planes that are used in chip to chip bonding. Bump planes extend the interconnects to the next level assembly, such as another chip, interposer, substrate, etc., as illustrated in
[0048] Turning now to
[0049] In accordance with many embodiments,
[0050] It is preferable according to many embodiments to bond the chiplets using the DBI technology referenced herein. In accordance with many embodiments, the process of releveling the bump plane begins with the creating of a multi-level surface through the bonding of chiplets to a chip. This is done as illustrated by the process flows in
[0051] Now turning the focus to the flow diagram in
[0052] Once passivation is complete, many embodiments may preferably apply a photo resist (PR) layer 325 wherein the PR layer is patterned, exposed such that openings are created exposing the lower chip surface. The application of a PR layer 810 is pictorially illustrated in
[0053] Prior to building the bump plane or bumps that will ultimately form a bump plane, many embodiments may involve the application of a seed layer 350. A seed layer generally refers to an electroless plating of a thin layer of metal by which the subsequent bumps may be built upon. The seed layer enables the plating of the interconnects. There may also be a barrier metal adjacent to the seed which would aid in preventing electromigration or undesirable intermetallic formations. In accordance with many embodiments the seed layer may be placed by sputtering, atomic layer deposition (ALD), physical vapor deposition (PVD) or by Chemical Vapor Deposition (CVD).
[0054] Once the seed layer is placed 340, a second PR layer may be patterned and exposed creating openings to the chip and chiplet levels according to various embodiments. With the chip and chiplet surfaces exposed according to the desired pattern, the bumps or posts may then be plated 350 according to many embodiments. Referencing now
[0055] According to many embodiments the finalized bump plane is releveled using a planarization or physical removal of the plated bumps and remaining PR level thus creating a level bump plane represented by element 830 in
[0056] The final steps in releveling the bump plane according to many embodiment involves the removal of 365 the remaining PR layer as well as stripping 370 the seed layer. Thus, the releveled bump plane of a chip to chiplet IC is illustrated in
[0057] In accordance with various other embodiments, the releveling of the bump plane may be done via other process steps illustrated in
[0058] In accordance with many embodiments, the process flow illustrated in
[0059] Once a seed layer is placed 415 in accordance with embodiments illustrated in
[0060] Similar to the process illustrated in
[0061] In accordance with many embodiments and illustrated in
[0062] Turning now to
[0063]
[0064] Once the molding has been applied or formed covering the surfaces, the layer may be planarized or back-ground. Back-grinding refers to a post process by which a layer or layers may be removed by any suitable method that will result in exposing the plated posts. The exposure of the plated posts by planarizing thus establishes a re-leveled bump plane from which the posts, and thus the IC with chiplets, may be prepared for subsequent bonding.
[0065] Once the planarization has been completed, the exposed posts/bumps may be prepared for bonding using any suitable method. In accordance with many embodiments the preparing of the posts may be done by the application of a redistribution layer (RDL). An RDL is an additional layer that allows for the interconnects to be redistributed to other locations. Additionally, other embodiments may include the use of a Re-passivation (RePSV). After RDL or RePSV the solder cap may be applied thereby creating the bumps required to will allow the re-leveled chip with chiplets to be bonded to the subsequent layers.
[0066] Turning now to
[0067] In accordance with many embodiments a PR layer may then be patterned on top of the background permanent layer and exposed so as to create openings to the pre-plated posts and the chiplets such that a final plating may occur to create the final bump level for future bonding.
[0068] According to many embodiments,
[0069] In accordance with many embodiments described herein, the releveled bump plane on the chip is then ready for bonding to the next level assembly, such as the another chip, interposer, substrate, etc. In accordance with many embodiments bonding may follow the process steps discussed previously or in other embodiments the chiplets may be predisposed with posts on a back side surface and the chips may also have posts pre-plated to the chip to chiplet bonding surface. This is illustrated in
DOCTRINE OF EQUIVALENTS
[0070] This description of the invention has been presented for the purposes of illustration and description. It is not intended to be exhaustive or to limit the invention to the precise form described, and many modifications and variations are possible in light of the teaching above. The embodiments were chosen and described in order to best explain the principles of the invention and its practical applications. This description will enable others skilled in the art to best utilize and practice the invention in various embodiments and with various modifications as are suited to a particular use. The scope of the invention is defined by the following claims.