Wafer level fan-out package and method of manufacturing the same
10461044 ยท 2019-10-29
Assignee
Inventors
Cpc classification
H01L2924/19105
ELECTRICITY
H01L24/19
ELECTRICITY
H01L21/4853
ELECTRICITY
H01L2224/12105
ELECTRICITY
H01L23/49816
ELECTRICITY
H01L2224/96
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L24/96
ELECTRICITY
H01L24/20
ELECTRICITY
H01L2224/18
ELECTRICITY
H01L23/3128
ELECTRICITY
H01L23/5389
ELECTRICITY
H01L21/568
ELECTRICITY
H01L2924/00012
ELECTRICITY
International classification
H01L21/00
ELECTRICITY
H01L21/48
ELECTRICITY
H01L23/538
ELECTRICITY
Abstract
A method of manufacturing a wafer level fan-out package includes preparing a base substrate having a protrusion, providing a chip on a surface of the base substrate adjacent to and spaced from the protrusion, forming an encapsulation layer on the base substrate to encapsulate the chip and the protrusion, removing the base substrate to expose a surface of the chip and to form a recess corresponding to the protrusion in the encapsulation layer, and providing a passive element in the recession. The method obviates a problem of displacement of the passive element by thermal expansion of the encapsulation layer while it is being formed because the passive element is incorporated into the package after the encapsulation layer is formed.
Claims
1. A method of manufacturing a wafer level fan-out package, comprising: placing a chip and a base substrate against each other with an active surface of the chip facing the base substrate; encapsulating the chip by forming an encapsulant on the base substrate; removing the base substrate to expose the active surface of the chip and a surface of the encapsulant laterally adjacent to the chip; forming a wiring structure on the active surface of the chip and on the surface of the encapsulant adjacent to the chip; and subsequently mounting a passive electronic component on and electrically connecting the passive electronic component to the wiring structure, wherein a recess is formed in the surface of the encapsulant laterally adjacent to the chip such that the recess is defined to one side of the chip in a direction parallel to said surface of the encapsulant, and the passive electronic component is set within the recess such that the passive electronic component is disposed to said one side of the chip in the direction parallel to said surface of the encapsulant.
2. The method of claim 1, wherein the forming of the wiring structure comprises forming a conductive layer that lines the recess while leaving a portion of the recess unfilled, and the passive electronic component is set within said portion of the recess where the passive electronic component is mounted on and electrically connected to the wiring structure.
3. The method of claim 2, wherein the recess is formed to a depth in a range of 50 to 100 m.
4. The method of claim 2, wherein the recess is formed by providing the base substrate with a protrusion on which the encapsulant is formed, and the removing of the base substrate with the protrusion leaves the recess in the encapsulant, the recess having a shape complementary to that of the protrusion.
5. The method of claim 2, further comprising providing solder balls on the wiring structure after the passive electronic component is set in the recess, and wherein the mounting of the passive electronic component on and electrically connecting of the passive electronic component to the wiring structure comprises a reflow soldering process.
6. A method of manufacturing a wafer level fan-out package, comprising: encapsulating a chip in an encapsulant with an active surface of the chip exposed and a recess defined in a surface of the encapsulant laterally adjacent to the active surface of the chip such that the recess is located to one side of the chip in a direction parallel to said surface of the encapsulant; forming a wiring structure extending over the active surface of the chip and that lines the recess while leaving a portion of the recess unfilled; and setting a passive electronic component within said portion of the recess as disposed to said one side of the chip in the direction parallel to said surface of the encapsulant, and mounting the passive electronic component on and electrically connecting the passive electronic component to the wiring structure within the recess.
7. The method of claim 6, wherein the encapsulating of the chip comprises placing the chip and a base substrate, having a surface and a protrusion protruding from the surface, against each other with the active surface of the chip facing the surface of the base substrate and the protrusion of the base substrate disposed laterally of the chip, and depositing encapsulating material on the base substrate to cover the chip and the protrusion.
8. The method of claim 7, wherein the encapsulating material comprises an epoxy resin.
9. The method of claim 6, wherein the recess is formed to a depth in a range of 50 to 100 m.
10. The method of claim 6, further comprising providing solder balls on the wiring structure after the passive electronic component is set in the recess, and wherein the mounting of the passive electronic component on and electrically connecting of the passive electronic component to the wiring structure comprises a reflow soldering process.
11. The method of claim 1, wherein the recess is formed to such a depth that a bottom of the recess is delimited by a surface of the encapsulant at a level above that of the active surface of the chip.
12. The method of claim 6, wherein a bottom of the recess is delimited by a surface of the encapsulant at a level above that of the active surface of the chip.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) These and/or other aspects of the inventive concept will become more apparent and readily understood from the following detailed description of examples of the inventive concept taken in conjunction with the accompanying drawings, in which:
(2)
(3)
(4)
(5)
(6)
DETAILED DESCRIPTION
(7) The inventive concept will be now described more fully with reference to the accompanying drawings, in which an example of the inventive concept is shown. However, the inventive concept may be embodied in many different forms, and should not be construed as being limited to the example disclosed herein; rather, this example is provided so that this disclosure will be thorough and complete, and will fully convey the inventive concept to those ordinary skilled in the art.
(8) Referring to
(9) The wafer level fan-out package 200 also includes a passive element (or passive electronic component) 230 disposed in the recess 241 and electrically conductively connected within the recess 241 to the circuit layer 250. Passive electronic components as well understood in the art include resistors, capacitors, inductors and the like.
(10) The chip 220 may be of a type well known in the art and thus, will not be described in further detail. The chip 220 is spaced laterally from the recess 241 that receives the passive element 230. In the present example of the inventive concept, the encapsulation layer 240 comprises an epoxy resin. However, other materials may be used the encapsulation layer 240. In examples of the inventive concept, the recess 241 has a depth of 50 to 100 m in the encapsulation layer 240, i.e., a dimension of 50 to 100 m in a vertical direction or direction perpendicular to the upper surface of the chip 220. However, the inventive concept is not limited thereto, and the recess 241 may have any depth appropriate for accommodating the passive element 230.
(11) The passive element 230 may contact the circuit layer 250. In an example of the inventive concept, the passive element 230 may be formed on the circuit layer 250 through reflow soldering but, the inventive concept is not limited to such a manner of providing the passive element 230 within the recess 241. In any case, the circuit layer 250 is interposed between the passive element 230 and the encapsulation layer 240.
(12) A method of manufacturing a wafer level fan-out package according to an exemplary embodiment of the present disclosure will be hereinafter described in detail with reference to
(13)
(14) Referring to
(15) In examples of the inventive concept, the distance between the upper surface of the protrusion 211 and the upper surface of the base substrate 210 from which the protrusion 211 extends is 50 to 100 m. Also, the base substrate 210 and the protrusion 211 may be unitary; however the inventive concept is not limited thereto. For example, the protrusion 211 may be formed separately on but integral with the base substrate 210.
(16) Furthermore, although only one chip 220 is shown as being mounted to the base substrate 210, in a wafer level manufacturing method according to the inventive concept (
(17) Referring to
(18) Furthermore, the molding process shown and described here may be applied at a wafer level across a plurality of the chips 220 attached to the base substrate 210. That is, the encapsulation layer 240 may be formed to cover a plurality of the chips 220 and associated protrusions 211. S20 in
(19) Next, referring to
(20) At the wafer level with respect to a plurality of chips, 250 a plurality of such recesses are formed. S30 in
(21) Thereafter, referring to
(22) The circuit layer 250 may be simultaneously formed across the surfaces of a plurality chips 220 embedded in the encapsulation layer 240 and in a plurality of corresponding ones of the recesses 241. S40 in
(23) Next, referring to
(24) Furthermore, in examples in which a plurality of chips 220 have been embedded in the encapsulation layer 240 and a plurality of recesses 241 have been formed in the encapsulation layer 240 in association with the chips 220, passive elements 230 may be provided in the recesses 241, respectively, each electrically conductively connected to the circuit layer 250. S50 in
(25) Lastly, referring to
(26) Any other steps needed to complete the wafer level fan-out package will be readily understood and known per se to those skilled in the art and thus, will not be described in detail. For example, as described above, a plurality of chips 220 and passive elements 230 may be formed together as provided within the encapsulation layer 240 and recesses 241, respectively. Then a dicing process may be performed to divide or singulate such a structure into individual packages each of the type shown in and described with reference to
(27) According to the inventive concept as described above, a displacement of the passive element caused by thermal expansion of the encapsulation layer during the forming thereof may be prevented because the passive element is provided in the package after the encapsulation layer is formed. Therefore, a short circuit will not occur between the passive element and the circuit layer.
(28) Also, in the method of manufacturing the wafer level fan-out package according to the inventive concept, manufacturing precision is greatly improved by forming the passive element after forming the circuit layer; also, the passive element may be re-manufactured during the forming of the package so as to improve the yield.
(29) Although the inventive concept has been particularly shown and described with reference to examples thereof, those ordinary skilled in the art will understand that various changes can be made in forms and details to such examples without departing from the spirit and scope of the inventive concept as defined in the attached claims.